# **Chapter 1 Introduction**

RKaudi is a high performance application processor for low-end quad-core tablet, and TV-Box. Especially it is one High-integration and competitive Bom Cost SOC for H.265 1080p TV-Box.

Integrate quad-core Cortex-A7 with separately Neon and FPU coprocessor , also shared 256KB L2 Cache.

Mali400 MP2 GPU is embedded to support smoothly high-resolution (1080p) display and mainstream game.

Lots of high-performance interface to get very flexible solution, such as multi-pipe display with LVDS, MIPI-DSI, HDMI1.4a,VDAC.

Crypto hardware integrated for support security BOOT.

32bits DDR3/LPDDR2 and 16bits DDR3 provide high memory bandwidths for high-performance or low-cost application.

HEVC hardware integrated for support 1080p H.265 video

### 1.1 Features

#### 1.1.1 MicroProcessor

- Quad-core ARM Cortex-A7MPCore processor, a high-performance, low-power and cached application processor
- Full implementation of the ARM architecture v7-A instruction set, ARM Neon Advanced SIMD (single instruction, multiple data) support for accelerated media and signal processing computation
- Separately Integrated Neon and FPU per CPU
- 32KB/32KB L1 ICache/DCache per CPU
- Unified 256KB L2 Cache

### 1.1.2 Memory Organization

- Internal on-chip memory
  - 16KB BootRom
  - 8KB internal SRAM
- External off-chip memory<sup>®</sup>
  - DDR3-800/DDR3L-800, 32bits data widths, 2 ranks, totally 4GB(max) address space, maximum address space for one rank is also 2GB.
  - LPDDR2-800, 32bits data width, 2 ranks, totally 4GB(max) address space, maximum address space for one rank is 2GB.
  - Async/Toggle/SyncNand Flash(include LBA Nand), 8bits data width,4 banks, 60bits ECC

#### 1.1.3 Internal Memory

- Internal BootRom
  - Size: 16KB
  - Support system boot from the following device :
    - ◆ 8bits Async Nand Flash
    - 8bits toggle Nand Flash
    - ◆ SPI interface

RK312XTRM

- ◆ eMMC interface
- ◆ SDMMC interface
- Support system code download by the following interface:
  - ◆ USB OTG interface
- Internal SRAMSize: 8KB

#### 1.1.4 External Memory or Storage device

- Dynamic Memory Interface (DDR3/DDR3L/LPDDR2)
  - Compatible with JEDEC standard DDR3/DDR3L/LPDDR2 SDRAM
  - Data rates up to 800Mbps(400MHz) for DDR3/DDR3L/LPDDR2
  - Support up to 2 ranks (chip selects) for each channel, totally 4GB(max) address space.
  - 16bits/32bits data width is software programmable
  - 7 host ports with 64bits/128bits AXI bus interface for system access, AXI bus clock is asynchronous with DDR clock
  - Programmable timing parameters to support DDR3/DDR3L/LPDDR2 SDRAM from various vendor
  - Advanced command reordering and scheduling to maximize bus utilization
  - Low power modes, such as power-down and self-refresh for DDR3/LPDDR2 SDRAM; clock stop and deep power-down for LPDDR2 SDRAM
  - Compensation for board delays and variable latencies through programmable pipelines
  - Programmable output and ODT impedance with dynamic PVT compensation

#### Nand Flash Interface

- Support 8bits async/toggle/syncnandflash, up to 4 banks
- Support LBA nandflash
- 16bits, 24bits, 40bits, 60bits hardware ECC
- For DDR nandflash, support DLL bypass and 1/4 or 1/8 clock adjust, maximum clock rate is 66.5MHz
- For async/togglenandflash, support configurable interface timing , maximum data rate is 16bit/cycle
- Embedded AHB master interface to do data transfer by DMA method
- Also support data transfer by AHB slave interface together with external DMAC

#### eMMC Interface

- Compatible with standard iNAND interface
- Support MMC4.41 protocol
- Provide eMMC boot sequence to receive boot data from external eMMC device
- Support FIFO over-run and under-run prevention by stopping card clock automatically
- Support CRC generation and error detection
- Embedded clock frequency division control to provide programmable baud rate
- Support block size from 1 to 65535Bytes
- 8bits data bus width

Rev 0.1

- SD/MMC Interface
  - Compatible with SD3.0, MMC ver4.41
  - Support FIFO over-run and under-run prevention by stopping card clock automatically
  - Support CRC generation and error detection
  - Embedded clock frequency division control to provide programmable baud rate
  - Support block size from 1 to 65535Bytes
  - Data bus width is 4bits

#### 1.1.5 System Component

- CRU (clock & reset unit)
  - Support clock gating control for individual components inside RKaudi
  - One oscillator with 24MHz clock input and 4 embedded PLLs
  - Up to 2.0GHz clock output for all PLLs
  - Support global soft-reset control for whole SOC, also individual soft-reset for every components
- PMU(power management unit)
  - Multipleconfigurable work modes to save power by different frequency or automatical clock gating control or power domain on/off control
  - Lots of wakeup sources in different mode
  - 2 separate voltage domains
  - 3 separate power domains, which can be power up/down by software based on different application scenes

#### Timer

- 6 on-chip 64bits Timers in SoC with interrupt-based operation
- Provide two operation modes: free-running and user-defined count
- Support timer work state checkable
- Fixed 24MHz clock input

#### PWM

- Four on-chip PWMs with interrupt-based operation
- Programmable pre-scaled operation to bus clock and then further scaled
- Embedded 32-bit timer/counter facility
- Support capture mode
- Support continuous mode or one-shot mode
- Provides reference mode and output various duty-cycle waveform

#### WatchDog

- 32 bits watchdog counter width
- Counter clock is from apb bus clock
- Counter counts down from a preset value to 0 to indicate the occurrence of a timeout
- WDT can perform two types of operations when timeout occurs:
  - ♦ Generate a system reset
  - ◆ First generate an interrupt and if this is not cleared by the service routine by the time a second timeout occurs then generate a system reset
- Programmable reset pulse length
- Totally 16 defined-ranges of main timeout period

#### Bus Architecture

- 128bit/64-bit/32-bit multi-layer AXI/AHB/APB composite bus architecture
- 5 embedded AXI interconnect
  - ◆ CPU interconnect with four 64-bits AXI masters, one 64-bits AXI slaves, one 32-bits AHB master and lots of 32-bits AHB/APB slaves
  - ◆ PERI interconnect with two 64-bits AXI masters, one 64-bits AXI slave, five 32-bits AHB masters and lots of 32-bits AHB/APB slaves
  - ◆ Display interconnect with three 128-bits AXI master, four 64-bits AXI masters and one 32-bits AHB slave
  - ◆ GPU interconnect with one 128-bits AXI masterwith point-to-point AXI-lite architecture and 32-bits APB slave
  - ♦ VCODEC interconnect also with two 64-bits AXI master and two 32-bits AHB slave, they are point-to-point AXI-lite architecture
- Flexible different QoSsolution to improve the utility of bus bandwidth

#### Interrupt Controller

- Support 3 PPI interrupt source and 74 SPI interrupt sources input from different components inside RKaudi
- Support 16 softwre-triggered interrupts
- Input interrupt level is fixed , only high-level sensitive
- Two interrupt outputs (nFIQ and nIRQ)separatelyfor each Cortex-A7, both are low-level sensitive
- Support different interrupt priority for each interrupt source, and they are always software-programmable

#### DMAC

- Micro-code programming based DMA
- The specific instruction set provides flexibility for programming DMA transfers
- Linked list DMA function is supported to complete scatter-gather transfer
- Support internal instruction cache
- Embedded DMA manager thread
- Support data transfer types with memory-to-memory, memory-to-peripheral, peripheral-to-memory
- Signals the occurrence of various DMA events using the interrupt output signals
- Mapping relationship between each channel and different interrupt outputs is software-programmable
- One embedded DMA controller PERI DMAC for peripheral system.
- PERI DMAC features:
  - 8 channels totally
  - ◆ 16 hardware request from peripherals
  - ◆ 2 interrupt output
  - Not support trustzone technology

#### Security system

- Embedded encryption and decryption engine
  - ◆ Support AES 128/192/256 bits key mode, ECB/CBC/CTR chain mode, Slave/FIFO mode
  - ◆ Support DES/3DES (ECB and CBC chain mode) , 3DES (EDE/ EEE key mode), Slave/FIFO mode
  - ◆ Support SHA1/SHA256/MD5 (with hardware padding) HASH

function, FIFO mode only

- ◆ Support 160 bit Pseudo Random Number Generator (PRNG)
- ◆ Support PKA 512/1024/2048 bit Exp Modulator
- ◆ Support up to 150M clock frequency

#### 1.1.6 Video CODEC

- Shared internal memory and bus interface for video decoder and encoder<sup>®</sup>
- Embedded memory management unit(MMU)
- Video Decoder
  - Real-time video decoder of MPEG-1, MPEG-2, MPEG-4,H.263, H.264, H.265,VC-1, RV, VP6/VP8, Sorenson Spark, MVC
  - MMU Embedded
  - Supportsframe timeout interrupt , frame finish interrupt and bitstream error interrupt
  - Error detection and concealment support for all video formats
  - Output data format is YUV420 semi-planar, and YUV400(monochrome) is also supported for H.264
  - H.265 up to MP Level 4.1 High Tier: 1080P@60fps (1920x1080)

H.264 up to HP level 5.1 : 1080p@60fps (1920x1088)<sup>®</sup>
 MPEG-4 up to ASP level 5 : 1080p@60fps (1920x1088)
 MPEG-2 up to MP : 1080p@60fps (1920x1088)
 MPEG-1 up to MP : 1080p@60fps (1920x1088)
 H.263 : 576p@60fps (720x576)
 Sorenson Spark : 1080p@60fps (1920x1088)
 VC-1 up to AP level 3 : 1080p@30fps (1920x1088)

■ VC-1 up to AP level 3 : 1080p@30fps (1920x1088)

■ RV8/RV9/RV10 : 1080p@60fps (1920x1088)

■ VP6/VP8 : 1080p@60fps (1920x1088)

■ MVC : 2160p@24fps (3840x2160)

- For H.264, image cropping not supported
- For MPEG-4,GMC(global motion compensation)not supported
- For VC-1, upscaling and range mapping are supported in image post-processor
- For MPEG-4 SP/H.263/Sorenson spark, using a modified H.264 in-loop filter to implement deblocking filter in post-processor unit
- Video Encoder
  - Support video encoder for H.264 UP to HP@level4.1, MVC and VP8
  - Only support I and P slices, not B slices
  - Support error resilience based on constrained intra prediction and slices
  - Input data format:
    - ♦ YCbCr 4:2:0 planar
    - ♦ YCbCr 4:2:0 semi-planar
    - ◆ YCbYCr 4:2:2
    - ◆ CbYCrY 4:2:2 interleaved
    - ♦ RGB444 and BGR444
    - RGB555 and BGR555
    - ♦ RGB565 and BGR565
    - ◆ RGB888 and BRG888
    - ◆ RGB101010 and BRG101010
  - Image size is from 96x96 to 1920x1088(Full HD)
  - Maximum frame rate is up to 30fps@1920x1080®
  - Bit rate supported is from 10Kbps to 20Mbps

#### 1.1.7 JPEG CODEC

- JPEG decoder
  - Input JPEG file: YCbCr 4:0:0, 4:2:0, 4:2:2, 4:4:0, 4:1:1 and 4:4:4 sampling formats
  - Output raw image: YCbCr 4:0:0, 4:2:0, 4:2:2, 4:4:0, 4:1:1 and 4:4:4 semi-planar
  - Decoder size is from 48x48 to 8176x8176(66.8Mpixels)
  - Support JPEG ROI(region of image) decode
  - Maximum data rate<sup>®</sup> is up to 76million pixels per second
  - Embedded memory management unit(MMU)

#### JPEG encoder

- Input raw image:
  - ♦ YCbCr 4:2:0 planar
  - ◆ YCbCr 4:2:0 semi-planar
  - ◆ YCbYCr 4:2:2
  - ◆ CbYCrY 4:2:2 interleaved
  - ◆ RGB444 and BGR444
  - ◆ RGB555 and BGR555
  - ♦ RGB565 and BGR565
  - ◆ RGB888 and BRG888
  - ◆ RGB101010 and BRG101010
- Output JPEG file: JFIF file format 1.02 or Non-progressive JPEG
- Encoder image size up to 8192x8192(64million pixels) from 96x32
- Maximum data rate<sup>®</sup> up to 90million pixels per second
- Embedded memory management unit(MMU)

#### 1.1.8 Image Enhancement

- Image pre-processor
  - Only used together with HD video encoder inside RKaudi, not support stand-alone mode
  - Provides RGB to YCbCr 4:2:0 color space conversion, compatible with BT601, BT709 or user defined coefficients
  - Provides YCbCr4:2:2 to YCbCr4:2:0 color space conversion
  - Support cropping operation from 8192x8192 to any supported encoding
  - Support rotation with 90 or 270 degrees

#### Video stabilization

- Work in combined mode with HD video encoder inside RKaudi and stand-alone mode
- Adaptive motion compensation filter
- Support scene detection from video sequence, encodes key frame when scene change noticed
- Image Post-Processor(embedded inside video decoder)
  - Combined with HD video decoder and JPEG decoder, post-processor can read input data directly from decoder output to reduce bus bandwidth
  - Also work as a stand-alone mode, its input data is from image data stored in external memory
  - Input data format:
    - ◆ Any format generated by video decoder in combined mode

- YCbCr4:2:0 semi-planar
- ♦ YCbCr4:2:0 planar
- ♦ YCbYCr 4:2:2
- ◆ YCrYCb 4:2:2
- ◆ CbYCrY 4:2:2
- ◆ CrYCbY 4:2:2
- Output data format:
  - ♦ YCbCr4:2:0 semi-planar
  - ♦ YCbYCr 4:2:2
  - ♦ YCrYCb 4:2:2
  - ◆ CbYCrY 4:2:2
  - ◆ CrYCbY 4:2:2
  - Fully configurable ARGB channel lengths and locations inside 32bits, such as ARGB8888,RGB565,ARGB4444 etc.
- Input image size:
  - ◆ Combined mode: from 48x48 to 8176x8176 (66.8Mpixels)
  - Stand-alone mode: width from 48 to 8176, height from 48 to 8176, and maximum size limited to 16.7Mpixels
  - ◆ Step size is 16 pixels
- Output image size: from 16x16 to 1920x1088 (horizontal step size 8,vertical step size 2)
- Support image up-scaling:
  - Bicubic polynomial interpolation with a four-tap horizontal kernel and a two-tap vertical kernel
  - ◆ Arbitrary non-integer scaling ratio separately for both dimensions
  - ◆ Maximum output width is 3x input width
  - ♦ Maximum output height is 3x input height
- Support image down-scaling:
  - ◆ Arbitrary non-integer scaling ratio separately for both dimensions
  - Unlimited down-scaling ratio
- Support YUV to RGB color conversion, compatible with BT.601-5, BT.709 and user definable conversion coefficient
- Support dithering (2x2 ordered spatial dithering) for 4/5/6bit RGB channel precision
- Support programmable alpha channel and alpha blending operation with the following overlay input formats:
  - ♦ 8bit alpha +YUV444, big endian channel order with AYUV8888
  - ♦ 8bit alpha +24bit RGB, big endian channel order with ARGB8888
- Support deinterlacing with conditional spatial deinterlace filtering, only compatible with YUV420 input format
- Support RGB image contrast/brightness/color saturation adjustment
- Support image cropping & digital zoom only for JPEG or stand-alone mode
- Support picture in picture
- Support image rotation (horizontal flip, vertical flip, rotation 90,180 or 270 degrees)

### 1.1.9 Image Enhancement(IEP module)

- Image formatsupport
  - Input data: XRGB/RGB565/YUV420/YUV422
  - Output data: ARGB/RGB565/YUV420/YUV422
  - ARGB/XRGB/RGB565/YUV swap
  - UV SP/P

- BT601\_I/BT601\_f/BT709\_I/BT709\_f color space conversion
- RGB dither up/down
- YUV up/down sampling
- Max source image resolution: 8192x8192
- Max scaled image resolution: 4096x4096
- YUV enhancement &denoise
  - Hue, Saturation, Brightness, Contrast adjustment
- RGB enhancement &denoise
  - Contrast enhancement
  - Color enhancement
  - Gamma adjustment
- High quality scale
  - Averaging filter down-scaling
  - Bi-cubic up-scaling
  - Arbitrary non-integer horizontal & vertical scaling ratio range from 1/16 to 16
- De-interlace
  - 3x5 Y motion detection matrix
  - Source width up to 1920
  - Configed high frequency de-interlace
  - I4O2 (Input 4 field,output 2 frame) /I4O1B/I4O1T/I2O1B/I2O1T mode
- Interface
  - Configed direct path to LCDC if source width no more than 1920
  - 32bit AHB bus slave
  - 64bit AXI bus master
  - Combined interrupt output

#### 1.1.10 Graphics Engine

- 3D Graphics Engine :
  - High performance OpenGL ES1.1 and 2.0, OpenVG1.1 etc.
  - Embedded 4shader cores with shared hierarchical tiler
  - Separate vertex(geometry) and fragment(pixel) processing for maximum parallel throughput
  - Provide MMU and L2 Cache with 32KB size
  - Triangle rate : 30M triangles/s
  - Pixel rate: 300 pixels/s @ 150MHz
- 2D Graphics Engine(RGA module):
  - Pixel rate: 300M pixel/s without scale, 150M pixel/s with bilinear scale, 66.5M pixel/s with bicubic scale.
  - Bit Blit with Strength Blit, Simple Blit and Filter Blit
  - Color fill with gradient fill, and pattern fill
  - Line drawing with anti-aliasing and specified width
  - High-performance stretch and shrink
  - Monochrome expansion for text rendering
  - ROP2, ROP3, ROP4 full alpha blending and transparency
  - Alpha blending modes including Java 2 Porter-Duff compositing blending rules , chroma key, and pattern mask
  - 8K x 8K raster 2D coordinate system
  - Arbitrary degrees rotation with anti-aliasing on every 2D primitive
  - Programmable bicubic filter to support image scaling

- Blending, scaling and rotation are supported in one pass for stretch blit
- Source formats :
  - ◆ ABGR8888, XBGR888, ARGB8888, XRGB888
  - ◆ RGB888, RGB565
  - ◆ RGBA5551, RGBA4444
  - YUV420 planar, YUV420 semi-planar
  - ♦ YUV422 planar, YUV422 semi-planar
  - ♦ BPP8, BPP4, BPP2, BPP1
- Destination formats :
  - ABGR8888, XBGR888, ARGB8888, XRGB888
  - ◆ RGB888, RGB565
  - ◆ RGBA5551, RGBA4444
  - ◆ YUV420 planar, YUV420 semi-planar only in filter and pre-scale mode
  - YUV422 planar, YUV422 semi-planar only in filter and pre-scale mode

#### 1.1.11 Video IN/OUT

- Camera Interface
  - Support up to 5M pixels
  - 8bits CCIR656(PAL/NTSC) interface
  - 8bits raw data interface
  - YUV422 data input format with adjustable YUV sequence
  - YUV422,YUV420 output format with separately Y and UV space
  - Support picture in picture (PIP)
  - Support image crop with arbitrary windows
- Display Interface
  - Support displaying the same source on HDMI and PAD simultaneously (not support HDMI+vertical PAD)
  - Support LCD or TFT interfaces up to 1920x1080
  - Support HDMI 1.4 output up to 1080p@30fps
  - Parallel RGB LCD Interface:
    RGB888(24bits),RGB666(18bits),RGB565(15bits)
  - Serial RGB LCD Interface: 2x12-bit, 3x8-bit(RGB delta support), 3x8-bit + dummy
  - MCU LCD interface: i-8080(up to 24-bit RGB), Hold/Auto/Bypass modes
  - TV Interface: ITU-R BT.656(8-bit, 480i/576i/1080i),TV encoder 10bit out for DAC, RGB888+1080i for HDMI, Parallel RGB HDMI interface:24-bit(RGB888 YCbCr444)
  - Max output resolution 1920x1080 for HDMI, 480i/576i for CVBS
  - 4 display layers :
    - ◆ One background layer with programmable 24bits color
    - One video layer (win0)
      - RGB888, ARGB888, RGB565, YCbCr422, YCbCr420, YCbCr444
      - maximum resolution is 1920x1080, support virtual display
      - 1/8 to 8 scaling up/down engine with arbitrary non-integer ratio
      - 256 level alpha blending(pre-multiplied alpha support)
      - Support transparency color key
      - De-flicker support for interlace output
      - Direct path support
      - YCbCr2RGB(rec601-mpeg/rec601-jpeg/rec709)
      - RGB2YCbCr(BT601/BT709)
    - ♦ One video layer (win1)

- RGB888, ARGB888, RGB565
- Support virtual display
- 256 level alpha blending (pre-multiplied alpha support)
- Support transparency color key
- Direct path support
- RGB2YCbCr(BT601/BT709)
- ♦ Hardware cursor(win3)
  - 8BPP (ARGB888 LUT)
  - Support two size: 32x32 and 64x64
  - 256 level alpha blending
  - Support hwc over panel at right and below side
- Win0 and Win1 layer overlay exchangeable
- 3 x 256 x 8 bits display LUTs
- Support replication(16bits to 24bits) and dithering(24bits to 16bits/ 18bits) operation
- Blank and blank display
- Scaler
  - ◆ Output for LVDS/RGB (max up to 1024x768)

#### 1.1.12 HDMI

- HDMI version 1.4a, HDCP revision 1.4 and DVI version 1.0 compliant transmitter
- Supports DTV from 480i to 1080i/p HD resolution
- Supports 3D function defined in HDMI 1.4 spec
- Supports data rate from 25MHz, 1.65bps up to 3.4Gbps over a Single channel HDMI
- $\blacksquare$  TMDS Tx Drivers with programmable output swing, resister values and pre-emphasis
- Digital video interface supports a pixel size of 24, 30, 36, 48bits color depth in RGB
- S/PDIF output supports PCM, Dolby Digital, DTS digital audio transmission (32-192kHz Fs) using IEC60958 and IEC 61937
- Multiphase 4MHz fixed bandwidth PLL with low jitter
- HDCP encryption and decryption engine contains all the necessary logic to encrypt the incoming audio and video data
- Support HDMI LipSync if needed as addon feature
- Lower power operation with optimal power management feature
- The EDID and CEC function are also supported by Innosilicon HDMI Transmitter Controller
- Optional Monitor Detection supported through Hot Plug

#### 1.1.13 LVDS

- 135MHz clock support
- 28:4 data sub\_channel compression at data rates up to 945 Mbps per channel
- Support VGA,SVGA,XGA and single pixel SXGA
- PLL requires no external components
- Comply with the Standard TIA/EIA-644-A LVDS standard
- Support alternative LVDS output or LVTTL output

#### **1.1.14 MIPI DPHY**

Embedded 1 MIPI DPHY for TX

- Support 4 data lane
- Support 1080p @ 60fps output

#### 1.1.15 Audio Interface

- I2S/PCM with 8ch
  - Up to 8 channels (4xTX, 2xRX)
  - Audio resolution from 16bits to 32bits
  - Sample rate up to 192KHz
  - Provides master and slave work mode, software configurable
  - Support 3 I2S formats (normal, left-justified, right-justified)
  - Support 4 PCM formats(early, late1, late2, late3)
  - I2S and PCM mode cannot be used at the same time

#### I2S/PCM with 2ch

- Up to 2 channels (2xTX, 2xRX)
- Audio resolution from 16bits to 32bits
- Sample rate up to 192KHz
- Provides master and slave work mode, software configurable
- Support 3 I2S formats (normal, left-justified, right-justified)
- Support 4 PCM formats(early , late1 , late2 , late3)
- I2S and PCM cannot be used at the same time

#### SPDIF

- Support two 16-bit audio data store together in one 32-bit wide location
- Support biphase format stereo audio data output
- Support 16 to 31 bit audio data left or right justified in 32-bit wide sample data buffer
- Support 16, 20, 24 bits audio data transfer in linear PCM mode
- Support non-linear PCM transfer

#### Audio Codec

- 18 to 24 bit High Order Sigma-Delta modulation for DAC for >93 dB SNR configurable
- 16 to 18 bit High Order Sigma-Delta modulation for ADC for >90 dB SNR configurable
- Digital interpolation and decimation filter integrated
- Line-in, Microphone in and Speaker out Interface
- On-Chip Analog Post Filter and digital filters
- Single-ended or differential Input and Output
- Sampling Rate of 8kHz/12kHz/16kHz/ 24kHz/32kHz

#### /48kHz/44.1K/96KHz

- Support 16ohm to 32ohm Head Phone and Speaker Phone Output
- Mono, Stereochannel supported
- Optional Fractional PLL available that support 6Mhz to 20Mhz clock input to any clockoutput that meets 8kHz/12kHz/16kHz/ 24kHz/32kHz /48kHz/44.1K/96KHz and 128 time oversampling ratio.

### 1.1.16 Connectivity

- SDIO interface
  - Compatible with SDIO 3.0 protocol
  - 4bits data bus widths
- High-speed ADC stream interface

- Support single-channel 8bits/10bits interface
- DMA-based and interrupt-based operation
- Support 8bits TS stream interface

#### TS interface

- Supports two TS input channels and one TS output channel.
- Supports 4 TS Input Mode: sync/valid mode in the case of serial TS input; nosync/valid mode, sync/valid, sync/burst mode in the case of parallel TS input.
- Supports serial and parallel output mode with PCR adjustment, and lsb-msb or msb-lsb bit ordering can be chosen in the serial output mode.
- Supports 2 TS sources: demodulators and local memory.
- Supports 2 Built-in PTIs(Programmable Transport Interface) to process TS simultaneously, and Each PTI supports:
  - ♦ 64 PID filters.
  - ◆ TS descrambling with 16 sets of Control Word under CSA v2.0 standard, up to 104Mbps
  - ◆ 16 PES/ES filters with PTS/DTS extraction and ES start code detection.
  - ♦ 4/8 PCR extraction channels
  - ◆ 64 Section filters with CRC check, and three interrupt mode: stop per unit, full-stop, recycle mode with version number check
  - ◆ PID done and error interrupts for each channel
  - ◆ PCR/DTS/PTS extraction interrupt for each channel
- Supports 1 PVR(Personal Video Recording) output channel.
- 1 built-in multi-channel DMA Controller.

#### Smart Card

- support card activation and deactivation
- support cold/warm reset
- support Answer to Reset (ATR) response reception
- support T0 for asynchronous half-duplex character transmission
- support T1 for asynchronous half-duplex block transmission
- support automatic operating voltage class selection
- support adjustable clock rate and bit (baud) rate
- support configurable automatic byte repetition

#### GPS Interface

- Single chip, integrate GPS bb with cpu
- 32 DMA channels for AHB master access
- Complete 1-band, C/A, and NMEA-0183 compatibility
- Support reference frequencies 16.368MHz
- High sensitivity for indoor fixes
- Low power consumption
- Low cost with smaller size
- Multi modes support both standalone GPS and A GPS

#### GMAC 10/100/1000M Ethernet Controller

- Supports 10/100/1000-Mbps data transfer rates with the RGMII interfaces
- Supports 10/100-Mbps data transfer rates with the RMII interfaces
- Supports both full-duplex and half-duplex operation
  - ◆ Supports CSMA/CD Protocol for half-duplex operation

- Supports packet bursting and frame extension in 1000 Mbps half-duplex operation
- ◆ Supports IEEE 802.3x flow control for full-duplex operation
- Optional forwarding of received pause control frames to the user application in full-duplex operation
- ◆ Back-pressure support for half-duplex operation
- Automatic transmission of zero-quanta pause frame on deassertion of flow control input in full-duplex operation
- Preamble and start-of-frame data (SFD) insertion in Transmit, and deletion in Receive paths
- Automatic CRC and pad generation controllable on a per-frame basis
- Options for Automatic Pad/CRC Stripping on receive frames
- Programmable InterFrameGap (40-96 bit times in steps of 8)
- Supports a variety of flexible address filtering modes
- Separate 32-bit status returned for transmission and reception packets
- Supports IEEE 802.1Q VLAN tag detection for reception frames
- Support detection of LAN wake-up frames and AMD Magic Packet frames
- Support checksum off-load for received IPv4 and TCP packets encapsulated by the Ethernet frame
- Support checking IPv4 header checksum and TCP, UDP, or ICMP checksum encapsulated in IPv4 or IPv6 datagrams
- Comprehensive status reporting for normal operation and transfers with errors
- Automatic generation of PAUSE frame control or backpressure signal to the GMAC core based on Receive FIFO-fill (threshold configurable) level
- Handles automatic retransmission of Collision frames for transmission
- Discards frames on late collision, excessive collisions, excessive deferral and underrun conditions

#### SPI Controller

- Support serial-master and serial-slave mode, software-configurable
- DMA-based or interrupt-based operation
- Embedded two 32x16bits FIFO for TX and RX operation respectively
- Support 2 chip-selects output in serial-master mode

#### UartController

- 3 on-chip uart controller inside RKaudi
- DMA-based or interrupt-based operation
- UARTO Embeddeds two 64Bytes FIFO for TX and RX operation respectively
- UART1/UART2 Embedded two 32Bytes FIFO for TX and RX operation respectively
- Support 5bit,6bit,7bit,8bit serial data transmit or receive
- Standard asynchronous communication bits such as start,stop and parity
- Support different input clock for uart operation to get up to 4Mbps or other special baud rate
- Support non-integer clock divides for baud clock generation
- Support auto flow control mode

#### • I2C controller

- 4 on-chip I2C controller in RKaudi
- Multi-master I2C operation
- Support 7bits and 10bits address mode

- Software programmable clock frequency and transfer rate up to 400Kbit/s in the fast mode
- Serial 8bits oriented and bidirectional data transfers can be made at up to 100Kbit/s in the standard mode

#### GPIO

- 4 groups of GPIO (GPIO0~GPIO3), 32 GPIOs per group in GPIO0~GPIO3, totally have 128 GPIOs
- All of GPIOs can be used to generate interrupt to Cortex-A9
- All of pullup GPIOs are software-programmable for pullup resistor or not
- All of pulldown GPIOs are software-programmable for pulldown resistor or not
- All of GPIOs are always in input direction in default after power-on-reset

#### • USB Host2.0

- Embedded 2 USB Host2.0 interfaces
- Compatible with USB Host2.0 specification
- Supports high-speed(480Mbps), full-speed(12Mbps) and low-speed(1.5Mbps) mode
- Provides 16 host mode channels
- Support periodic out channel in host mode

#### USB OTG2.0

- Compatible with USB OTG2.0 specification
- Supports high-speed(480Mbps), full-speed(12Mbps) and low-speed(1.5Mbps) mode
- Support up to 9 device mode endpoints in addition to control endpoint 0
- Support up to 6 device mode IN endpoints including control endpoint 0
- Endpoints 1/3/5/7 can be used only as data IN endpoint
- Endpoints 2/4/6 can be used only as data OUT endpoint
- Endpoints 8/9 can be used as data OUT and IN endpoint
- Provides 9 host mode channels

#### 1.1.17 Others

- SAR-ADC(Successive Approximation Register)
  - 3-channel single-ended 10-bit SAR analog-to-digital converter
  - Sample rate Fs is 200KHz
  - SAR-ADC clock must be large than 11\*Fs, recommend is 11\*Fs
  - DNL is less than  $\pm 1$  LSB , INL is less than  $\pm 2.0$  LSB
  - Power supply is 3.3V ( $\pm 10\%$ ) for analog interface, power dissipation is less than 900uW

#### eFuse

- Two high-density electrical Fuse is integrated: 512bits (64x8)
- Support standby mode
- Programming condition : VP must be  $2.5V(\pm 10\%)$
- Program time is 2us.
- Read condition: VP must be 0V or Floating.
- Provide inactive mode, VP must be 0V or Floating in this mode.
- Operation Temperature Range
  - -40°C to +85°C
- Operation Voltage Range

- Core supply:  $1.1V (\pm 10\%)$
- IO supply: 3.3V or 2.5V or 1.8V ( $\pm 10\%$ )
- Process
  - SMIC40nm LL
- Package Type
  - BGA316 (body: 14mm x 14mm; ball size: 0.3mm; ball pitch: 0.65mm)
  - LQFP176L (body: 20mm x 20mm)
- Power
  - TBA

Notes :  $^{\odot}$ : DDR3/LPDDR2/LPDDR3 are not used simultaneously as well as async and sync ddrnand flash

In RKaudi, Video decoder and encoder are not used simultaneously because of shared internal buffer

<sup>®</sup> Actual maximum frame rate will depend on the clock frequency and system bus performance

© Actual maximum data rate will depend on the clock frequency and JPEG compression rate

# 1.2 Block Diagram

The following diagram shows the basic block diagram for RKaudi.





Fig.1-1RKaudi Block Diagram

# 1.3 Pin Description

In this chapter, the pin description will be divided into two parts, one is all power/ground descriptions in Table 1-1, include analog power/ground, another is all the function signals descriptions in Table 1-2, also include analog power/ground.

# 1.3.1 RK3128 power/ground IO descriptions

Table 1-1 RK3128 Power/Ground IO informations

| Group | Ball #                                                                                                                                                                                                    | Min(<br>V) | Typ(<br>V) | Max(<br>V) | Descriptions                                        |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------------|-----------------------------------------------------|
| GND   | B14,<br>C3,C7,C10,C13,<br>G3,G13,<br>H8,H9,H10,H11,H12,H13,<br>J8,J9,J10,J11,J12,J13,<br>K3,K8,K9,K10,K11,K12,K13,<br>L8,L9,L10,L11,L12,L13,L14<br>M2,M8,M9,M10,M11,M12,M13,<br>N7,N8,N9,N10,N11,N12,N13, | N/A        | N/A        | N/A        | Internal Core<br>Ground<br>and Digital IO<br>Ground |

|                   | P7,P8,V3,W6,W9,W12,W15    |            |             |            |                                                           |
|-------------------|---------------------------|------------|-------------|------------|-----------------------------------------------------------|
|                   |                           |            |             |            |                                                           |
| AVDD              | P12,P13,P14,N14,M14       | 1.08       | 1.2         | 1.32       | Internal CPU Power (@ cpu frequency <= 1GHz)              |
| CVDD              | G7,K7,P10,J14,H14,G10     | 1.08       | 1.2         | 1.32       | Internal Core<br>Power                                    |
| VCCIO1            | N6                        | 3          | 3.3         | 3.6        | Digital GPIO<br>Power                                     |
| VCCIO2            | T14                       | 3          | 3.3         | 3.6        | Digital GPIO<br>Power                                     |
| VCCIO3            | K14                       | 3          | 3.3         | 3.6        | Digital GPIO<br>Power                                     |
| VCCIO4            | G14                       | 3          | 3.3         | 3.6        | Digital GPIO<br>Power                                     |
| DDR_VDD           | H7,J7,L7,M7,G12,G11,G9,G8 | 1.4<br>N/A | 1.5<br>1.35 | 1.6<br>N/A | DDR3 Digital<br>IO Power<br>LVDDR3<br>Digital IO<br>Power |
| A/GPLL_DV<br>DD11 | N3                        | 0.99       | 1.1         | 1.21       | ARM PLL<br>Analog Power                                   |
| C/DPLL_DV<br>DD11 | N4                        | 0.99       | 1.1         | 1.21       | DDR PLL<br>Analog Power                                   |
| PLL_VCCIO         | N5                        | 3          | 3.3         | 3.6        | DDR PLL<br>Analog Power                                   |
| SAR_AVDD3         | P9                        | 2.97       | 3.3         | 3.67       | SAR-ADC<br>Analog Power                                   |
| USB_DVDD<br>11    | T11                       | 0.99       | 1.1         | 1.21       | USB<br>OTG2.0/Host<br>2.0 Digital<br>Power                |
| USB_AVDD<br>33    | T10                       | 2.97       | 3.3         | 3.63       | USB<br>OTG2.0/Host<br>2.0 Analog<br>Power                 |
| CODEC_AV          | D12                       | 2.07       | 2.2         | 2 62       | Audio Codec                                               |
| DD                | D13                       | 2.97       | 3.3         | 3.63       | Analog Power                                              |

| CODEC_AV<br>SS      | D14 |      |     |      | Audio Codec<br>Analog<br>Ground |
|---------------------|-----|------|-----|------|---------------------------------|
|                     |     |      |     |      |                                 |
| HDMI_DVD<br>D1V1_1  | V4  | 0.99 | 1.1 | 1.21 | HDMI Digital<br>Power           |
| HDMI_AVD<br>D33     | V2  | 3.0  | 3.3 | 3.6  | HDMI Analog<br>Power            |
|                     |     |      |     |      |                                 |
| LVDS/MIPI_<br>VDD11 | R8  | 0.99 | 1.1 | 1.21 | MIPI/LVDS<br>Digital Power      |
| LVDS/MIPI_<br>VCC1  | R7  | 2.97 | 3.3 | 3.63 | MIPI/LVDS<br>Analog Power       |
|                     |     |      |     |      |                                 |
| VDAC_AVD<br>D       | Т7  | 2.97 | 3.3 | 3.63 | VDAC Analog<br>Power            |
| VDAC_AGN<br>D       | Т8  |      |     | ~    | VDAC Analog<br>Ground           |
|                     |     |      |     |      |                                 |

# 1.3.2 RK3128 function IO descriptions

Table 1-2 RK3128 IO descriptions

|            |      | ıa    | DIE T-7 KK | 3128 IO de | scriptions |        |              |            |         |             |
|------------|------|-------|------------|------------|------------|--------|--------------|------------|---------|-------------|
| Ball Name  | Ball | func1 | func2      | func3      | func4      | pad(1) | Driving<br>② | Pull<br>up | Reset   | power       |
|            | #    | Tunci | Turicz     | Tunes      | Turica     | type   |              | /do<br>wn  | State 3 | suppl<br>y⑤ |
| Left Side  |      |       |            |            |            |        |              |            |         |             |
| DDR_A0     | D1   |       |            |            |            |        |              |            |         |             |
| DDR_A2     | E2   |       |            |            |            |        |              |            |         |             |
| DDR_A5     | E5   |       |            |            |            |        |              |            |         |             |
| DDR_A9     | E1   |       |            |            |            |        |              |            |         |             |
| DDR_A13    | G1   |       |            |            |            |        |              |            |         |             |
| DDR_A7     | E4   |       |            |            |            |        |              |            |         |             |
| DDR_ODT1   | G2   |       |            |            |            |        |              |            |         |             |
| DDR_RESETN | F6   |       |            |            |            |        |              |            |         |             |
| DDR_DQ10   | F2   |       |            |            |            |        |              |            |         |             |
| DDR_DQ8    | G6   |       |            |            |            |        |              |            |         |             |
| DDR_DQS1   | H1   |       |            |            |            |        |              |            |         |             |
| DDR_DQS1_N | H2   |       |            |            |            |        |              |            |         |             |
| DDR_DQ14   | K2   |       |            |            |            |        |              |            |         |             |
| DDR_DQ12   | H3   |       |            |            |            |        |              |            |         |             |
| DDR_DQ15   | K1   |       |            |            |            |        |              |            |         |             |
| DDR_DQ13   | J2   |       |            |            |            |        |              |            |         |             |
| DDR_DQ9    | G5   |       |            |            |            |        |              |            |         |             |
| DDR_DM1    | H4   |       |            |            |            |        |              |            |         |             |
| DDR_DQ11   | H6   |       |            |            |            |        |              |            |         |             |
| DDR_DQ26   | G4   |       |            |            |            |        |              |            |         |             |
| DDR DQ24   | K4   |       |            |            |            |        |              |            |         |             |

| Rockchip | RK3128 | , |
|----------|--------|---|
| 埼心似电士    | ハハンエとり | , |

| DDR_DQS3                                             | L1 | ĺ | 1 | I | ĺ |  |
|------------------------------------------------------|----|---|---|---|---|--|
| DDR_DQS3_N                                           | L2 |   |   |   |   |  |
| DDR_DQ30                                             | L5 |   |   |   |   |  |
| DDR_DQ38                                             | H5 |   |   |   |   |  |
| DDR_DQ31                                             | L6 |   |   |   |   |  |
|                                                      |    |   |   |   |   |  |
| DDR_DQ29                                             | K6 |   |   |   |   |  |
| DDR_DQ25                                             | L4 |   |   |   |   |  |
| DDR_DM3                                              | L3 |   |   |   |   |  |
| DDR_DQ27                                             | K5 |   |   |   |   |  |
| XOUT24M                                              | N1 |   |   |   |   |  |
| XIN24M                                               | N2 |   |   |   |   |  |
| GPIO2_C6/LCDC_D20/EBC_BO<br>RDER0/GPS_SIGN/GMAC_TXD2 | P5 |   |   |   |   |  |
| GPIO2_C7/LCDC_D21/EBC_BO<br>RDER1/GPS_MAG/GMAC_TXD3  | P4 |   |   |   |   |  |
| GPIO2_C5/LCDC_D19/EBC_SD<br>SHR/I2C2_SCL/GMAC_RXD2   | Р3 |   |   |   |   |  |
| GPIO2_C4/LCDC_D18/EBC_GD<br>RL/I2C2_SDA/GMAC_RXD3    | T4 |   |   |   |   |  |
| GPIO2_C3/LCDC_D17/EBC_GD<br>PWR0/GMAC_TXD0           | P2 |   |   |   |   |  |
| GPIO2_C2/LCDC_D16/EBC_GD<br>SP/GMAC_TXD1             | P1 |   |   |   |   |  |
| GPIO2_C1/LCDC_D15/EBC_GD<br>OE/GMAC_RXD0             | R2 |   |   |   |   |  |
| GPIO2_C0/LCDC_D14/EBC_VC<br>OM/GMAC_RXD1             | Т3 |   |   |   |   |  |
| GPIO2_D1/LCDC_D23/EBC_GD<br>PWR2/GMAC_MDC            | T2 |   |   |   |   |  |
| GPIO2_D0/LCDC_D22/EBC_GD                             | P6 |   |   |   |   |  |

| Rockchip<br><sup>瑞芯微电子</sup> | RK3 | 128 |
|------------------------------|-----|-----|
| 埼心似电子                        | NNJ | 120 |

| PWR1/GPS_CLK/GMAC_COL                     |                |   |   |   |   |   |   |   |          |  |
|-------------------------------------------|----------------|---|---|---|---|---|---|---|----------|--|
| GPIO2_B7/LCDC_D13/EBC_SD                  | T1             |   |   |   |   |   |   |   |          |  |
| CE5/GMAC_RXER                             | 11             |   |   |   |   |   |   |   |          |  |
| GPIO2_B6/LCDC_D12/EBC_SD                  | U4             |   |   |   |   |   |   |   |          |  |
| CE4/GMAC_CLK                              | Ο <sub>1</sub> |   |   |   |   |   |   |   |          |  |
| GPIO2_B5/LCDC_D11/EBC_SD                  | U2             |   |   |   |   |   |   |   |          |  |
| CE3/GMAC_TXEN                             | - 02           |   |   |   |   |   |   |   |          |  |
| GPIO2_B4/LCDC_D10/EBC_SD                  | U3             |   |   |   |   |   |   |   |          |  |
| CE2/GMAC_MDIO                             |                |   |   |   |   |   |   |   |          |  |
| GPIO2_B3/LCDC_DEN/EBC_GD                  | U1             |   |   |   |   |   |   |   |          |  |
| CLK/GMAC_RXCLK                            |                |   |   |   |   |   |   |   |          |  |
| GPIO2_B2/LCDC_VSYNC/EBC_<br>SDOE/GMAC_CRS | V5             |   |   |   |   |   |   |   |          |  |
| GPIO2_B1/LCDC_HSYNC/EBC_                  | T5             |   |   |   |   |   |   |   |          |  |
| SDLE/GMAC_TXCLK                           |                |   |   |   |   |   |   |   |          |  |
| GPIO2_B0/LCDC_CLK/EBC_SD                  | U5             |   |   |   |   |   |   |   |          |  |
| CLK/GMAC_RXDV                             |                |   |   |   |   |   |   |   |          |  |
|                                           |                | 1 | T | r | T | r | T | ſ | <u> </u> |  |
| HDMI_EXTR                                 | W3             |   |   |   |   |   |   |   |          |  |
| HDMI_TX3N                                 | W1             |   |   |   |   |   |   |   |          |  |
| HDMI_TX3P                                 | Y1             |   |   |   |   |   |   |   |          |  |
| HDMI_TX0N                                 | W2             |   |   |   |   |   |   |   |          |  |
| HDMI_TX0P                                 | Y2             |   |   |   |   |   |   |   |          |  |
| HDMI_TX1N                                 | W4             |   |   |   |   |   |   |   |          |  |
| HDMI_TX1P                                 | Y4             |   |   |   |   |   |   |   |          |  |
| HDMI_TX2N                                 | W5             |   |   |   |   |   |   |   |          |  |
| HDMI_TX2P                                 | Y5             |   |   |   |   |   |   |   |          |  |
| VDAC_IOUTN                                | U7             |   |   |   |   |   |   |   |          |  |
| VDAC_IOUTP                                | V7             |   |   |   |   |   |   |   |          |  |
| VDAC_IREF                                 | U8             |   |   |   |   |   |   |   |          |  |

| Rockchip | RK3128 |
|----------|--------|
| 埼心似电子    | NNSIZO |

| LVDS/MIPI_EXTR                            | V8  |  |  |  |  |  |
|-------------------------------------------|-----|--|--|--|--|--|
| LCDC_D9/LVDS_CLKN/EBC_SD<br>CE1/MIPI_CLKN | W7  |  |  |  |  |  |
| LCDC_D8/LVDS_CLKP/EBC_SD<br>CE0/MIPI_CLKP | Y7  |  |  |  |  |  |
| LCDC_D7/LVDS_TX3N/EBC_SD<br>DO7/MIPI_D3N  | Y8  |  |  |  |  |  |
| LCDC_D6/LVDS_TX3P/EBC_SD<br>D06/MIPI_D3P  | W8  |  |  |  |  |  |
| LCDC_D5/LVDS_TX2N/EBC_SD<br>DO5/MIPI_D2N  | W10 |  |  |  |  |  |
| LCDC_D4/LVDS_TX2P/EBC_SD<br>DO4/MIPI_D2P  | Y10 |  |  |  |  |  |
| LCDC_D3/LVDS_TX1N/EBC_SD<br>DO3/MIPI_D1N  | W11 |  |  |  |  |  |
| LCDC_D2/LVDS_TX1P/EBC_SD<br>DO2/MIPI_D1P  | Y11 |  |  |  |  |  |
| LCDC_D1/LVDS_TX0N/EBC_SD<br>DO1/MIPI_D0N  | W13 |  |  |  |  |  |
| LCDC_D0/LVDS_TX0P/EBC_SD<br>D00/MIPI_D0P  | Y13 |  |  |  |  |  |
| USB1_DP                                   | W14 |  |  |  |  |  |
| USB1_DM                                   | Y14 |  |  |  |  |  |
| USB_EXTR                                  | V11 |  |  |  |  |  |
| USB0_VBUS                                 | U11 |  |  |  |  |  |
| USB0_ID                                   | R11 |  |  |  |  |  |
| USB0_DM                                   | Y16 |  |  |  |  |  |
| USB0_DP                                   | W16 |  |  |  |  |  |
| ADCIN0                                    | P11 |  |  |  |  |  |
| ADCIN1                                    | U10 |  |  |  |  |  |

| Rockchip<br><sup>瑞芯微电子</sup> | D | V2  | 1 | 20 | • |
|------------------------------|---|-----|---|----|---|
| 瑞芯微电子                        | ĸ | N.S | ı | ZO | ) |

| ADCIN2                    | V10    |  |  |  |  |  |
|---------------------------|--------|--|--|--|--|--|
| EFUSE                     | R10    |  |  |  |  |  |
| EFUSE                     | R10    |  |  |  |  |  |
| CIF_D0/TS_D0              | U17    |  |  |  |  |  |
| CIF_D1/TS_D1              | V17    |  |  |  |  |  |
| CIF_D2/TS_D2              | W17    |  |  |  |  |  |
| CIF_D3/TS_D3              | V16    |  |  |  |  |  |
| CIF_D4/TS_D4              | T13    |  |  |  |  |  |
| CIF_D5/TS_D5              | R13    |  |  |  |  |  |
| CIF_D6/TS_D6              | R14    |  |  |  |  |  |
| CIF_D7/TS_D7              | T16    |  |  |  |  |  |
| CIF_VSYNC/TS_SYNC         | U13    |  |  |  |  |  |
| CIF_CLKI/TS_VALID         | U16    |  |  |  |  |  |
| CIF_HREF/TS_FAIL          | V18    |  |  |  |  |  |
| GPIO3_C1/DRIVE_VBUS/PMIC_ | U14    |  |  |  |  |  |
| SLEEP                     | \ /1 C |  |  |  |  |  |
| CIF_CLKO/TS_CLKO          | V13    |  |  |  |  |  |
| GPIO0_D2/PWM0             | U18    |  |  |  |  |  |
| CIF_PDN1/GPIO3_B3         | Y20    |  |  |  |  |  |
| GPIO0_D3/PWM1             | T17    |  |  |  |  |  |
| GPIO0_D4/PWM2             | V14    |  |  |  |  |  |
| GPIO3_D2/IR               | W18    |  |  |  |  |  |
| GPIO3_D3/SPDIF            | Y19    |  |  |  |  |  |
| GPIO2_D2/CARD_RST/UART0_  | T18    |  |  |  |  |  |
| TX                        | 110    |  |  |  |  |  |
| GPIO2_D3/CARD_CLK/UART0_  | Y17    |  |  |  |  |  |
| RX                        | 11/    |  |  |  |  |  |
|                           |        |  |  |  |  |  |
| GPIO1_C1/SDMMC0_DET       | W19    |  |  |  |  |  |

| GPIO2_D4                               |     |  |  |  |  |  |
|----------------------------------------|-----|--|--|--|--|--|
| GPIO2_D5/CARD_DET/UART0_<br>CTSN       | W20 |  |  |  |  |  |
| GPIO1_C6/FLASH_CS2/EMMC_<br>CMD        | U19 |  |  |  |  |  |
| GPIO2_A5/FLASH_WP/EMMC_P<br>WR         | V19 |  |  |  |  |  |
| GPIO1_C7/FLASH_CS3/EMMC_<br>RST        | P19 |  |  |  |  |  |
| GPIO1_D0/FLASH_D0/EMMC_D<br>0/SFC_SIO0 | P16 |  |  |  |  |  |
| GPIO1_D2/FLASH_D2/EMMC_D<br>2/SFC_SIO2 | T19 |  |  |  |  |  |
| GPIO1_D1/FLASH_D1/EMMC_D<br>1/SFC_SIO1 | U20 |  |  |  |  |  |
| GPIO1_D3/FLASH_D3/EMMC_D<br>3/SFC_SIO3 | T20 |  |  |  |  |  |
| GPIO1_D4/FLASH_D4/EMMC_D<br>4/SPI_RXD  | P18 |  |  |  |  |  |
| GPIO1_D6/FLASH_D6/EMMC_D<br>6/SPI_CSN0 | N15 |  |  |  |  |  |
| GPIO1_D5/FLASH_D5/EMMC_D<br>5/SPI_TXD  | R19 |  |  |  |  |  |
| GPIO1_D7/FLASH_D7/EMMC_D<br>7/SPI_CSN1 | P17 |  |  |  |  |  |
| GPIO2_A0/FLASH_ALE/SPI_CL<br>K         | N16 |  |  |  |  |  |
| GPIO2_A1/FLASH_CLE                     | N17 |  |  |  |  |  |
| GPIO2_A2/FLASH_WRN/SFC_C<br>SN0        | P20 |  |  |  |  |  |

|                                         | Ī   |   | • | i | i | • | i | • | , |  |
|-----------------------------------------|-----|---|---|---|---|---|---|---|---|--|
| GPIO2_A3/FLASH_RDN/SFC_C<br>SN1         | L15 |   |   |   |   |   |   |   |   |  |
| GPIO2_A4/FLASH_RDY/EMMC_<br>CMD/SFC_CLK | K17 |   |   |   |   |   |   |   |   |  |
| GPIO2_A6/FLASH_CS0                      | L16 |   |   |   |   |   |   |   |   |  |
| GPIO2_A7/FLASH_DQS/EMMC_<br>CLKO        | N19 |   |   |   |   |   |   |   |   |  |
| GPIO0_C7/FLASH_CS1                      | L17 |   |   |   |   |   |   |   |   |  |
| TEST                                    | H15 |   |   |   |   |   |   |   |   |  |
| GPIO1_B6/SDMMC0_PWR                     | N18 |   |   |   |   |   |   |   |   |  |
| NPOR                                    | N20 |   |   |   |   |   |   |   |   |  |
| GPIO1_C5/SDMMC0_D3/JTAG_<br>TMS         | M19 |   |   |   |   |   |   |   |   |  |
| GPIO1_C4/SDMMC0_D2/JTAG_<br>TCK         | K16 |   |   |   |   |   |   |   |   |  |
| GPIO1_C3/SDMMC0_D1/UART2<br>_RX         | K15 |   |   |   |   |   |   |   |   |  |
| GPIO1_C2/SDMMC0_D0/UART2<br>_TX         | L18 |   |   |   |   |   |   |   |   |  |
| GPIO1_A7/SDMMC0_WP                      | L19 |   |   |   |   |   |   |   |   |  |
| GPIO0_B6/I2S_SDI/SPI_CSN0               | K19 |   |   |   |   |   |   |   |   |  |
| GPIO3_D7/CIF_PDN0/TEST_CL<br>KO         | K18 |   |   |   |   |   |   |   |   |  |
| GPIO0_B5/I2S_SDO/SPI_RXD                | L20 |   |   |   |   |   |   |   |   |  |
| GPIO0_B4/I2S_LRCK_TX                    | H16 |   |   |   |   |   |   |   |   |  |
| GPIO0_B3/I2S_LRCK_RX/SPI_<br>TXD        | J19 |   |   |   |   |   |   |   |   |  |
| GPIO0_B1/I2S_SCLK/SPI_CLK               | K20 | - |   |   |   |   |   |   |   |  |
| GPIO0_B0/I2S_MCLK                       | H17 |   |   |   |   |   |   |   |   |  |
| GPIO1_C0/SDMMC0_CLKO                    | H20 |   |   |   |   |   |   |   |   |  |

| GPIO1_B3/UART1_RTSN/SPI_C<br>SN0           | G18 |  |  |  |  |  |
|--------------------------------------------|-----|--|--|--|--|--|
| GPIO1_B2/UART1_RX/SPI_RXD                  | H19 |  |  |  |  |  |
| GPIO1_B1/UART1_TX/SPI_TXD                  | H18 |  |  |  |  |  |
| GPIO3_C0                                   |     |  |  |  |  |  |
| GPIO1_B0/UART1_CTSN/SPI_C<br>LK            | G19 |  |  |  |  |  |
| GPIO1_A5/I2S_SDI/SDMMC1_<br>D3             | G17 |  |  |  |  |  |
| GPIO1_A4/I2S_SDO/SDMMC1_<br>D2             | G16 |  |  |  |  |  |
| GPIO1_A3/I2S_LRCK_TX                       | G15 |  |  |  |  |  |
| GPIO1_A2/I2S_LRCK_RX/SDM<br>MC1_D1         | E19 |  |  |  |  |  |
| GPIO1_A1/I2S_SCLK/SDMMC1<br>_D0/PMIC_SLEEP | E18 |  |  |  |  |  |
| GPIO1_A0/I2S_MCLK/SDMMC1<br>_CLKO/XIN_32K  | E20 |  |  |  |  |  |
| GPIO1_B7/SDMMC0_CMD                        | D18 |  |  |  |  |  |
| GPIO0_A3/I2C1_SDA/SDMMC1<br>_CMD           | D17 |  |  |  |  |  |
| GPIO0_A1/I2C0_SDA                          | E17 |  |  |  |  |  |
| GPIO0_A2/I2C1_SCL                          | F19 |  |  |  |  |  |
| GPIO0_A0/I2C0_SCL                          | D20 |  |  |  |  |  |
| GPIO0_C4/HDMI_CEC                          | C19 |  |  |  |  |  |
| GPIO0_B7/HDMI_HPD                          | E13 |  |  |  |  |  |
| GPIO0_A6/HDMI_SCL/I2C3_SC<br>L             | B20 |  |  |  |  |  |
| GPIO0_A7/HDMI_SDA/I2C3_S<br>DA             | F14 |  |  |  |  |  |

| GPIO3_C7                        | G20 |  |  |  |  |  |
|---------------------------------|-----|--|--|--|--|--|
| GPIO3_C6                        | C18 |  |  |  |  |  |
| GPIO3_C5                        | F13 |  |  |  |  |  |
| GPIO3_C4                        | D19 |  |  |  |  |  |
| GPIO3_C3                        |     |  |  |  |  |  |
| GPIO3_C2                        |     |  |  |  |  |  |
| GPIO1_B4/SPI_CSN1               | B19 |  |  |  |  |  |
| GPIO0_D5                        |     |  |  |  |  |  |
| GPIO0_D6/SDMMC1_PWR             | A20 |  |  |  |  |  |
| GPIO0_D7                        |     |  |  |  |  |  |
| GPIO0_D1/UART2_CTSN             | A19 |  |  |  |  |  |
| GPIO0_D0/UART2_RTSN/PMIC _SLEEP | C17 |  |  |  |  |  |
| GPIO0_C6                        |     |  |  |  |  |  |
| GPIO0_C3                        |     |  |  |  |  |  |
| GPIO0_C2                        |     |  |  |  |  |  |
| GPIO0_C1/CARD_IO/UART0_RT SN    | P15 |  |  |  |  |  |
| GPIO0_C0                        |     |  |  |  |  |  |
| GPIO3_D6                        |     |  |  |  |  |  |
| GPIO3_D5                        |     |  |  |  |  |  |
| GPIO3_D4                        |     |  |  |  |  |  |
| GPIO3_D1                        |     |  |  |  |  |  |
| CODEC_MICL                      | E14 |  |  |  |  |  |
| CODEC_AIL                       | C16 |  |  |  |  |  |
| CODEC_VCM                       | A17 |  |  |  |  |  |
| CODEC_MICBIAS                   | B18 |  |  |  |  |  |
| CODEC_AIR                       | D16 |  |  |  |  |  |

| Rackchip | RK3128 |
|----------|--------|
| 墒心似电士    | MOLLO  |

| CODEC_MICR  | E16 | 1 |  |  |  |
|-------------|-----|---|--|--|--|
| CODEC_AOL   | B17 |   |  |  |  |
| CODEC_AOMS  | A16 |   |  |  |  |
| CODEC_AOM   | B16 |   |  |  |  |
| CODEC_HPDET | C14 |   |  |  |  |
| CODEC_AOR   | B15 |   |  |  |  |
| DDR_DQ18    | B9  |   |  |  |  |
| DDR_DQ16    | A10 |   |  |  |  |
| DDR_DQS2    | A11 |   |  |  |  |
| DDR_DQS2_N  | B11 |   |  |  |  |
| DDR_DQ22    | F10 |   |  |  |  |
| DDR_DQ20    | E10 |   |  |  |  |
| DDR_DQ23    | A13 |   |  |  |  |
| DDR_DQ21    | B12 |   |  |  |  |
| DDR_DQ17    | C11 |   |  |  |  |
| DDR_DM2     | D11 |   |  |  |  |
| DDR_DQ19    | E11 |   |  |  |  |
| DDR_DQ2     | F11 |   |  |  |  |
| DDR_DQ0     | A14 |   |  |  |  |
| DDR_DQS0    | A8  |   |  |  |  |
| DDR_DQS0_N  | B8  |   |  |  |  |
| DDR_DQ6     | B13 |   |  |  |  |
| DDR_DQ4     | B10 |   |  |  |  |
| DDR_DQ7     | C8  |   |  |  |  |
| DDR_DQ5     | D10 |   |  |  |  |
| DDR_DQ1     | F8  |   |  |  |  |
| DDR_DM0     | B7  |   |  |  |  |
| DDR_DQ3     | A7  |   |  |  |  |
| DDR_A8      | D8  |   |  |  |  |

| DDR_A6    | F7 |  |  |  |  |  |
|-----------|----|--|--|--|--|--|
| DDR_A14   | B5 |  |  |  |  |  |
| DDR_A15   | A5 |  |  |  |  |  |
| DDR_A11   | C5 |  |  |  |  |  |
| DDR_A1    | A4 |  |  |  |  |  |
| DDR_A4    | A2 |  |  |  |  |  |
| DDR_A12   | B4 |  |  |  |  |  |
| DDR_BA1   | E8 |  |  |  |  |  |
| DDR_BA0   | D7 |  |  |  |  |  |
| DDR_A10   | C4 |  |  |  |  |  |
| DDR_CKE   | В3 |  |  |  |  |  |
| DDR_ODT0  | B2 |  |  |  |  |  |
| DDR_CLK_N | C2 |  |  |  |  |  |
| DDR_CLK   | B1 |  |  |  |  |  |
| DDR_RASN  | E3 |  |  |  |  |  |
| DDR_CASN  | E7 |  |  |  |  |  |
| DDR_CSN1  | В6 |  |  |  |  |  |
| DDR_CSN0  | A1 |  |  |  |  |  |
| DDR_WEN   | D5 |  |  |  |  |  |
| DDR_BA2   | D3 |  |  |  |  |  |

#### Notes:

DDR A3

① Pad types: I = input, O = output, I/O = input/output (bidirectional),

AP = Analog Power, AG = Analog Ground, DP = Digital Power, DG = Digital Ground, A = Analog

D2

<sup>©:</sup>Output Drive Unit is mA, only Digital IO have drive value

<sup>®:</sup>Reset state: I = input without any pull resistor, O = output without any pull resistor,

<sup>&</sup>lt;sup>®:</sup>It is die location. For examples, "Left side" means that all the related IOs are always in left side of die

<sup>&</sup>lt;sup>©</sup>Power supply means that all the related IOs is in these IO power domain. If multiple powers is included, they are connected together in one IO power ring

# 1.3.3 IO pin name descriptions

This sub-chapter will focus on the detailed function description of every pins based on different interface.

Table 1-3 RK3128 IO function description list

| Interface | Pin Name     | Direction | Description                   |  |  |  |  |  |  |
|-----------|--------------|-----------|-------------------------------|--|--|--|--|--|--|
|           | XIN24M       | I         | Clock input of 24MHz crystal  |  |  |  |  |  |  |
| Misc      | Misc XOUT24M |           | Clock output of 24MHz crystal |  |  |  |  |  |  |
|           | NPOR         | I         | Power on reset for chip       |  |  |  |  |  |  |

| Interface | Pin Name | Direction | Description                                          |
|-----------|----------|-----------|------------------------------------------------------|
| Dobug     | TCK      | I         | JTAG interface clock input/SWD interface clock input |
| Debug     | TMS      | I/O       | JTAG interface TMS input/SWD interface data out      |

| Interface      | Pin Name                             | Direction | Description                                                         |
|----------------|--------------------------------------|-----------|---------------------------------------------------------------------|
|                | sdmmc_clkout                         | 0         | sdmmc card clock.                                                   |
|                | sdmmc_cmd                            | I/O       | sdmmc card command output and reponse input.                        |
|                | sdmmc_data <i>i</i> ( <i>i</i> =0~3) | I/O       | sdmmc card data input and output.                                   |
| SD/MMC<br>Host | sdmmc_detect_n                       | I         | sdmmc card detect signal, a 0 represents presence of card.          |
| Controller     | sdmmc_write_prt                      | I         | sdmmc card write protect signal, a 1 represents write is protected. |
|                | sdmmc_rstn_out                       | 0         | sdmmc card reset signal                                             |
|                | sdmmc_pwr_en                         | 0         | sdmmc card power-enable control signal                              |

| Interface  | Pin Name                     | Direction | Description                                                        |
|------------|------------------------------|-----------|--------------------------------------------------------------------|
|            | sdio_clkout                  | 0         | sdio card clock.                                                   |
|            | sdio_cmd                     | I/O       | sdio card command output and reponse input.                        |
|            | sdio_data $i$<br>( $i$ =0~3) | I/O       | sdio card data input and output.                                   |
| SDIO Host  | sdio_detect_n                | I         | sdio card detect signal, a 0 represents presence of card.          |
| Controller | sdio_write_prt               | I         | sdio card write protect signal, a 1 represents write is protected. |
|            | sdio_pwr_en                  | 0         | sdio card power-enable control signal                              |
|            | sdio_int_n                   | 0         | sdio card interrupt indication                                     |
|            | sdio_backend                 | 0         | the back-end power supply for embedded device                      |

| Interf | ace | Pin Name    | Direction | Description      |
|--------|-----|-------------|-----------|------------------|
| еММ    | С   | emmc_clkout | 0         | emmc card clock. |

| Interface | emmc_cmd                     | I/O | emmc card command output and reponse input. |
|-----------|------------------------------|-----|---------------------------------------------|
|           | emmc_data $i$ ( $i=0\sim7$ ) | I/O | emmc card data input and output.            |
|           | emmc_pwr_en                  | 0   | emmc card power-enable control signal       |
|           | emmc_rstn_out                | 0   | emmc card reset signal                      |

| Interface | Pin Name                      | Direction | Description                                                                     |
|-----------|-------------------------------|-----------|---------------------------------------------------------------------------------|
|           | CLK                           | 0         | Active-high clock signal to the memory device.                                  |
|           | CLK_N                         | 0         | Active-low clock signal to the memory device.                                   |
|           | CKE                           | 0         | Active-high clock enable signal to the memory device                            |
|           | CSNi (i=0,1)                  | 0         | Active-low chip select signal to the memory device. AThere are two chip select. |
|           | RASN                          | 0         | Active-low row address strobe to the memory device.                             |
|           | CASN                          | 0         | Active-low column address strobe to the memory device.                          |
|           | WEN                           | 0         | Active-low write enable strobe to the memory device.                            |
| DMC       | BAi(i=0,1,2)                  | 0         | Bank address signal to the memory device.                                       |
|           | Ai(i=0~15)                    | 0         | Address signal to the memory device.                                            |
|           | DQi(i=0~31)                   | I/O       | Bidirectional data line to the memory device.                                   |
|           | DQS0<br>DQS1<br>DQS2          | I/O       | Active-high bidirectional data strobes to the memory device.                    |
|           | DQS0_N<br>DQS1_N<br>DQS2_N    | I/O       | Active-low bidirectional data strobes to the memory device.                     |
|           | DMi(i=0~3)                    | 0         | Active-low data mask signal to the memory device.                               |
|           | ODT <i>i</i> ( <i>i</i> =0,1) | 0         | On-Die Termination output signal for two chip select.                           |
|           | RESETN                        | 0         | DDR3 reset signal to the memory device                                          |

| Interface | Pin Name  | Direction | Description                             |
|-----------|-----------|-----------|-----------------------------------------|
|           | flash_wp  | 0         | Flash write-protected signal            |
|           | flash_ale | 0         | Flash address latch enable signal       |
| NandC     | flash_cle | 0         | Flash command latch enable signal       |
|           | flash_wrn | 0         | Flash write enable and clock signal     |
|           | flash_rdn | 0         | Flash read enable and write/read signal |

| flash | _data[ <i>i</i> ]( <i>i</i> =0~7) | I/O | 8bits of flash data inputs/outputs signal       |
|-------|-----------------------------------|-----|-------------------------------------------------|
| flash | _dqs                              | I/O | Flash data strobe signal                        |
| flash | _rdy                              | I   | Flash ready/busy signal                         |
| flash | _csn <i>i</i> ( <i>i</i> =0~3)    | 0   | Flash chip enable signal for chip i, $i=0\sim3$ |

| Interface             | Pin Name    | Direction | Description                                                                                                                                                                      |
|-----------------------|-------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | i2s_clk     | 0         | I2S/PCM clock source                                                                                                                                                             |
|                       | i2s_sclk    | I/O       | I2S/PCM serial clock                                                                                                                                                             |
| I2S/PCM<br>Controller | i2s_lrck_rx | I/O       | I2S/PCM left & right channel signal for receiving serial data, synchronous left & right channel in I2S mode and the beginning of a group of left & right channels in PCM mode    |
| (8                    | i2s_sdi     | I         | I2S/PCM serial data input                                                                                                                                                        |
| channel)              | i2s_sdo     | 0         | I2S/PCM serial data ouput                                                                                                                                                        |
|                       | i2s_lrck_tx | I/O       | I2S/PCM left & right channel signal for transmitting serial data, synchronous left & right channel in I2S mode and the beginning of a group of left & right channels in PCM mode |

| Interface         | Pin Name                             | Direction | Description                       |
|-------------------|--------------------------------------|-----------|-----------------------------------|
| SPI<br>Controller | spi_clk                              | I/O       | spi serial clock                  |
|                   | spi_csn <i>y</i><br>( <i>y</i> =0,1) | I/O       | spi chip select signal,low active |
|                   | spi_txd                              | 0         | spi serial data output            |
|                   | spi_rxd                              | I         | spi serial data input             |

| Interface | Pin Name        | Direction | Description                       |
|-----------|-----------------|-----------|-----------------------------------|
|           | lcdc_dclk       | 0         | LCDC RGB interface display clock  |
|           | _               |           | out, MCU i80 interface RS signal  |
|           |                 |           | LCDC RGB interface vertival sync  |
|           | lcdc_vsync      | 0         | pulse, MCU i80 interface CSN      |
|           |                 |           | signal                            |
| LCDC      | lcdc_hsync      | 0         | LCDC RGB interface horizontial    |
|           |                 |           | sync pulse, MCU i80 interface WEN |
|           |                 |           | signal                            |
|           | lcdc_den        | 0         | LCDC RGB interface data enable,   |
|           |                 |           | MCU i80 interface REN signal      |
|           | lcdc_data[23:0] | I/O       | LCDC data output/input            |

| Interface | Pin Name   | Direction | Description                        |
|-----------|------------|-----------|------------------------------------|
|           | cif_clkin  | I         | Camera interface input pixel clock |
| Camera IF | cif_clkout | 0         | Camera interface output work clock |

# Rockchip RK3128 Technical Reference Manual Rev 1.0

| cif_vsync     | I | Camera interface vertical sync signal    |
|---------------|---|------------------------------------------|
| cif_href      | I | Camera interface horizontial sync signal |
|               |   | Camera interface 8-bit input pixel       |
| cif_data[7:0] | I | data                                     |

| Interface | Pin Name | Direction | Description         |
|-----------|----------|-----------|---------------------|
|           | gps_sign | I         | GPS sign data input |
| GPS       | gps_mag  | I         | GPS mag data input  |
|           | gps_clk  | I         | GPS rf clock input  |

| Interface | Pin Name | Direction | Description                   |
|-----------|----------|-----------|-------------------------------|
|           | Pwm2     | 0         | Pulse Width Modulation output |
| PWM       | pwm1     | 0         | Pulse Width Modulation output |
|           | pwm0     | 0         | Pulse Width Modulation output |

| Interface | Pin Name | Direction | Description |
|-----------|----------|-----------|-------------|
|           | i2c0_sda | I/O       | I2C0 data   |
|           | i2c0_scl | I/O       | I2C0 clock  |
|           | i2c1_sda | I/O       | I2C1 data   |
| I2C       | i2c1_scl | I/O       | I2C1 clock  |
| 120       | i2c2_sda | I/O       | I2C2 data   |
|           | i2c2_scl | I/O       | I2C2 clock  |
|           | i2c3_sda | I/O       | I2C3 data   |
|           | i2c3_scl | I/O       | I2C3 clock  |

| Interface | Pin Name    | Direction | Description               |
|-----------|-------------|-----------|---------------------------|
|           | uart0_sin   | I         | UARTO searial data input  |
|           | uart0_sout  | 0         | UARTO searial data output |
|           | uart0_cts_n | I         | UARTO clear to send       |
|           | uart0_rts_n | 0         | UART0 request to send     |
| UART      | uart1_sin   | I         | UART1 searial data input  |
| UART      | uart1_sout  | 0         | UART1 searial data output |
|           | uart1_cts_n | 0         | UART1 clear to send       |
|           | uart1_rts_n | I         | UART1 request to send     |
|           | uart2_sin   | I         | UART2 searial data input  |
|           | uart2_sout  | 0         | UART2 searial data output |

| Interface     | Pin Name     | Direction | Description                      |
|---------------|--------------|-----------|----------------------------------|
|               | USB0PP       | I/O       | USB OTG 2.0 Data signal DP       |
|               | USB0PN       | I/O       | USB OTG 2.0 Data signal DM       |
|               | VBUS_0       | N/A       | USB OTG 2.0 5V power supply pin  |
| USB<br>OTG2.0 | USB0ID       | I         | USB OTG 2.0 ID indicator         |
| /HOST 2.0     | otg_drv_vbus | 0         | USB OTG 2.0 drive VBUS           |
| 711031 2.0    | USB1PP       | I/O       | USB HOST 2.0 Data signal DP      |
|               | USB1PN       | I/O       | USB HOST 2.0 Data signal DM      |
|               | VBUS_1       | N/A       | USB HOST 2.0 5V power supply pin |

# Rockchip RK3128 Technical Reference Manual Rev 1.0

| USB1ID   | I   | USB HOST 2.0 ID indicator            |
|----------|-----|--------------------------------------|
| USBRBIAS | N/A | 45 Ohm Reference external resistance |

| Interface | Pin Name | Direction | Description                                      |
|-----------|----------|-----------|--------------------------------------------------|
|           | Dn_m     | I         | Transmit parallel data in, n=1~4,m=0~6           |
|           | OEN      | I         | Output enable pin (Active Low)                   |
|           | PDN      | I         | Transmitter power down enable pin(Active Low)    |
|           | CK_REF   | I         | Input clock                                      |
|           | DSn      | I         | Output loading selection, n=0~1                  |
|           | PD_PLL   | I         | PLL Power down enable pin(Active High)           |
| LVDS      | PDN_CBG  | I         | CBG Power down enable pin (Active Low)           |
|           | XRES     | I         | Connected to external 12Komh through bonding pad |
|           | PADP_n   | 0         | Transmit serial data out, n=1~4                  |
|           | PADN_n   | 0         | Transmit serial data out(Negative), n=1~4        |
|           | CLKP     | 0         | Output clock                                     |
|           | CLKN     | 0         | Output clock(Negative)                           |
|           | Tn       | I         | TTL data input, n=1~10                           |

| Interface      | Pin Name | Direction | Description                                 |
|----------------|----------|-----------|---------------------------------------------|
|                | MICL     | I         | Left channel microphone PGA positive input  |
|                | LINEL    | I         | Left channel line-in input                  |
|                | VCM      | I         | Decoupling for voltage reference            |
|                | VREF_MIC | 0         | Microphone bias voltage output              |
| Audio<br>Codec | LINER    | I         | Right channel line-in input                 |
| Codec          | MICR     | I         | Right channel microphone PGA positive input |
|                | VOUTL    | 0         | Left channel DAC driver amplifier output    |
|                | VOUTR    | 0         | Right channel DAC driver amplifier output   |
|                | AOMG     | <b>T</b>  | Headphone virtual ground                    |
|                | AOMS     | I         | feedback                                    |
|                | AOM      | 0         | Headphone virtual ground                    |
|                | AOIT     |           | output                                      |
|                | HPDET    |           | Headphone jack detection                    |

| Interface | Pin Name | Direction | Description                                                      |
|-----------|----------|-----------|------------------------------------------------------------------|
| HDMI      | EXTR     | 0         | Connect 2.0Kohm resistor to ground to generate reference current |

# Rockchip RK3128 Technical Reference Manual Rev 1.0

|   |      | _ |                                   |
|---|------|---|-----------------------------------|
|   | ГХЗN | 0 | TMDS negative clock line          |
| 7 | ГХЗР | 0 | TMDS positive clock line          |
| ٦ | ΓΧΟΝ | 0 | TMDS channel 0 negative data line |
| 7 | ГХОР | 0 | TMDS channel 0 positive data line |
| ٦ | ΓX1N | 0 | TMDS channel 1 negative data line |
|   | ΓX1P | 0 | TMDS channel 1 positive data line |
| 7 | ΓX2N | 0 | TMDS channel 2 negative data line |
| 7 | ГХ2Р | 0 | TMDS channel 2 positive data line |

| Interface | Pin Name              | Direction | Description                        |
|-----------|-----------------------|-----------|------------------------------------|
| SAR-ADC   | SARADC_AIN[i] (i=0~2) | N/A       | SAR-ADC input signal for 3 channel |

| Interface | Pin Name | Direction | Description                   |
|-----------|----------|-----------|-------------------------------|
| eFuse     | EFUSE_VP | N/A       | eFuse program and sense power |

| Interface | Pin Name | Direction | Description                                      |
|-----------|----------|-----------|--------------------------------------------------|
|           | XRES     | I         | Connected to external 12Komh through bonding pad |
|           | PADP_n   | 0         | Transmit serial data out, n=1~4                  |
| MIPI      | PADN_n   | 0         | Transmit serial data out(Negative), n=1~4        |
|           | CLKP     | 0         | Output clock                                     |
|           | CLKN     | 0         | Output clock(Negative)                           |

| Interface | Pin Name | Direction | Description                                                                                                                            |
|-----------|----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------|
|           | IOUT_N   | 0         | Negative Output for DAC                                                                                                                |
|           | IOUT_P   | 0         | Positive Output for DAC                                                                                                                |
| MIPI      | IREF     | 0         | Reference Current. Output Current when using External Reference Resistor or Input Reference Current when using external current source |

# 1.3.4 RK3128 IO Type

The following list shows IO type except DDR IO and all of Power/Ground IO .

Table 1-4 RK3128 IO Type List

| Type | Diagram                                | Description                                                    | Pin Name        |
|------|----------------------------------------|----------------------------------------------------------------|-----------------|
| А    | —————————————————————————————————————— | Analog IO Cell with IO voltage                                 | EFUSE_VP        |
| В    | ⊠-■                                    | Dedicated Power supply to<br>Internal Macro with IO<br>voltage | SARADC_AIN[2:0] |



# 1.4 Package information

RK3128 has two type of package

One is LQFP176(RK3126)

(body: 20mm x 20mm; pin pitch: 0.4mm)

The other is TFBGA316(RK3128)

(body: 14mm x 14mm; ball size: 0.3mm; ball pitch: 0.65mm)

# 1.4.1 LQFP176 Dimension



Fig.1-2RK3126 LQFP176 Package Top View



Fig.1-3RK3126 LQFP176 Package Side View

| Symbol         | Dimension in mm Dimension in inc |        |          |           |        |       |
|----------------|----------------------------------|--------|----------|-----------|--------|-------|
| Symbol         | Min                              | Nom    | Max      | Min       | Nom    | Max   |
| Α              | _                                | _      | 1.60     | _         | _      | 0.063 |
| Αı             | 0.05                             | _      | 0.15     | 0.002     |        | 0.006 |
| A <sub>2</sub> | 1.35                             | 1.40   | 1.45     | 0.053     | 0.055  | 0.057 |
| b              | 0.13                             | 0.18   | 0.23     | 0.005     | 0.007  | 0.009 |
| b <sub>1</sub> | 0.13                             | 0.16   | 0.19     | 0.005     | 0.006  | 0.007 |
| С              | 0.09                             | _      | 0.20     | 0.004     | _      | 0.008 |
| C1             | 0.09                             | 0.12   | 0.16     | 0.004     | 0.005  | 0.006 |
| D              | 21.60                            | 22.00  | 22.40    | 0.850     | 0.866  | 0.882 |
| D₁             | —                                | 20.00  |          |           | 0.787  |       |
| Ε              | 21.60                            | 22.00  | 22.40    | 0.850     | 0.866  | 0.882 |
| Εı             |                                  | 20.00  | _        | _         | 0.787  | _     |
| е              | 0                                | .40 BS | С        | 0.        | .016 B | SC    |
| L              | 0.45                             | 0.60   | 0.75     | 0.018     | 0.024  | 0.030 |
| L۱             |                                  | 1.00 R | EF       | 0         | .039 R | EF    |
| R <sub>1</sub> | 0.08                             | _      | _        | 0.003     | _      | _     |
| R₂             | 0.08                             | _      | <u> </u> | 0.003     | _      | _     |
| S              | 0.20                             | _      | _        | 0.008     | _      | _     |
| θ              | 0,                               | 3.5*   | 7*       | 0,        | 3.5*   | 7*    |
| θ1             | 0,                               | _      | _        | 0,        | _      | _     |
| θ₂             | 11*                              | 12*    | 13°      | 11*       | 12*    | 13°   |
| Өз             | 11"                              | 12"    | 13°      | 11* 12* 1 |        |       |
| ccc            |                                  | 0.08   |          |           | 0.003  |       |

Fig.1-4 RK3126 LQFP176 Dimension

# 1.4.2 TFBGA313 Dimension



Fig.1-5RK3128 TFBGA316 Package Top View





Fig.1-6RK3128 TFBGA316 Package Side View



Fig.1-7RK3128 TFBGA316 Package Bottom View

|        | Dimen         | sion in | mm I          | Dimen              | sion in            | inch                 |
|--------|---------------|---------|---------------|--------------------|--------------------|----------------------|
| symbol | MIN           | NOM     | MAX           | MIN                | NOM                | MAX                  |
| A      |               | S-0     | 1.200         | <del>-</del>       | 18 <del>-8</del> 7 | 0.047                |
| A1     | 0.160         | 0.210   | 0.260         | 0.006              | 0.008              | 0.010                |
| A2     | 0.840         | 0.890   | 0.940         | 0.033              | 0.035              | 0.037                |
| С      | 0.150         | 0.190   | 0.230         | 0.006              | 0.007              | 0.009                |
| D      | 13.900        | 14.000  | 14. 100       | 0.547              | 0.551              | 0.555                |
| E      | 13.900        | 14.000  | 14. 100       | 0.547              | 0.551              | 0.555                |
| D1     | - <del></del> | 12.350  | - <del></del> | 223                | 0.486              | , 2 <u>—3</u> 3      |
| E1     | 18-8          | 12.350  | +             | 18-89              | 0.486              | ₹ <del>1 - 1</del> ₹ |
| e      | 5778          | 0.650   | -             | S <del>-1</del> 33 | 0.026              | `                    |
| b      | 0.250         | 0.300   | 0.350         | 0.010              | 0.012              | 0.014                |
| aaa    |               | 0.150   |               |                    | 0.006              |                      |
| ppp    |               | 0.200   |               |                    | 0.008              |                      |
| ddd    |               | 0.080   |               |                    | 0.003              |                      |
| eee    |               | 0.150   |               |                    | 0.006              |                      |
| fff    |               | 0.080   |               |                    | 0.003              |                      |
| N      |               | 316     |               |                    | 316                |                      |
| MD/ME  |               | 20/20   |               |                    | 20/20              |                      |

Fig.1-8RK3128 TFBGA316 Package Dimension

# 1.4.3 LQFP176 Ball Map





Fig.1-9LQFP176 Ball Map



## 1.4.4 TFBGA313 Ball Map

| 316 | 1            | 2              | 3            | 4            | 5            | 6              | 7            | 8              | 9            | 10           | 11             | 12           | 13                    | 14                                 | 15                           | 16                           | 17                                         | 18                                | 19                                | 20                                 |   |
|-----|--------------|----------------|--------------|--------------|--------------|----------------|--------------|----------------|--------------|--------------|----------------|--------------|-----------------------|------------------------------------|------------------------------|------------------------------|--------------------------------------------|-----------------------------------|-----------------------------------|------------------------------------|---|
| A   | DDR_CSN<br>0 | DDR_A4         |              | DDR_A1       | DDR_A15      |                | DDR_DQ3      | DDR_DQS<br>0   |              | DDR_DQ1<br>6 | DDR_DQS        |              | DDR_DQ2<br>3          | DDR_DQ0                            |                              | CODEC_A<br>OMS               | CODEC_V<br>CM                              | NP                                | GPIO0_D1/<br>UART2_CT<br>SN       |                                    | Α |
| В   | DDR_CLK      | DDR_ODT<br>0   | DDR_CKE      | DDR_A12      | DDR_A14      | DDR_CSN<br>1   | DDR_DM0      | DDR_DQS<br>0_N | DDR_DQ1<br>8 | DDR_DQ4      | DDR_DQS<br>2_N | DDR_DQ2<br>1 | DDR_DQ6               | VSS22                              | CODEC_A<br>OR                | CODEC_A<br>OM                | CODEC_A<br>OL                              | CODEC_MI<br>CBIAS                 | GPIO1_B4/<br>SPI_CSN1             | GPIO0_A6/<br>HDMI_SCL<br>/I2C3_SCL | В |
| С   | NP           | DDR_CLK_<br>N  | VSS54        | DDR_A10      | DDR_A11      | NP             | VSS1         | DDR_DQ7        | NP           | VSS2         | DDR_DQ1<br>7   | NP           | VSS7                  | CODEC_H<br>PDET                    | NP                           | CODEC_AI                     | GPIO0_D0/<br>UART2_RT<br>SN/PMIC_<br>SLEEP | GPIO3_C6                          | GPIO0_C4/<br>HDMI_CEC             | NP                                 | С |
| D   | DDR_A0       | DDR_A3         | DDR_BA2      | NP           | DDR_WEN      |                | DDR_BA0      | DDR_A8         |              | DDR_DQ5      | DDR_DM2        |              | CODEC_A<br>VDD        | CODEC_A<br>VSS                     |                              | CODEC_AI                     | GPIO0_A3/<br>I2C1_SDA/<br>SDMMC1_<br>CMD   | GPIO1_B7/<br>SDMMC0_<br>CMD       |                                   | GPIO0_A0/<br>I2C0_SCL              | D |
| E   | DDR_A9       | DDR_A2         | DDR_RAS<br>N | DDR_A7       | DDR_A5       |                | DDR_CAS<br>N | DDR_BA1        |              |              | DDR_DQ1        |              | GPIO0_B7/<br>HDMI_HPD | CODEC_MI<br>CL                     |                              | CODEC_MI<br>CR               | GPIO0_A1/<br>I2C0_SDA                      |                                   | RX/SDMM                           | I2S_MCLK/                          | E |
| F   | NP           | DDR_DQ1        | NP           | NP           | NP           | DDR_RES<br>ETN | DDR_A6       | DDR_DQ1        |              | DDR_DQ2      | DDR_DQ2        |              |                       | GPIO0_A7/<br>HDMI_SDA<br>/I2C3_SDA |                              | NP                           | NP                                         | NP                                | GPIO0_A2/<br>I2C1_SCL             | NP                                 | F |
| G   | DDR_A13      | DDR_ODT<br>1   | VSS3         | DDR_DQ2<br>6 | DDR_DQ9      | DDR_DQ8        | CVDD1        | DDR_VDD<br>5   | DDR_VDD<br>6 | CVDD6        | DDR_VDD<br>7   | DDR_VDD<br>8 | VSS6                  |                                    | GPIO1_A3/<br>I2S_LRCK_<br>TX | I2S_SDO/S                    | GPIO1_A5/<br>I2S_SDI/S<br>DMMC1_D<br>3     | UART1_RT                          |                                   | GPIO3_C7                           | G |
| н   | DDR_DQS<br>1 | DDR_DQS<br>1_N | DDR_DQ1<br>2 | DDR_DM1      | DDR_DQ2<br>8 | DDR_DQ1        | DDR_VDD<br>4 | VSS15          | VSS16        | VSS17        | VSS18          | VSS19        | VSS20                 | CVDD5                              | TEST                         | GPIO0_B4/<br>I2S_LRCK_<br>TX | GPIO0_B0/<br>I2S_MCLK                      | GPIO1_B1/<br>UART1_TX<br>/SPI_TXD | GPIO1_B2/<br>UART1_RX<br>/SPI_RXD | SDMMC0_                            | н |



|   | 1                                             | 2                                             | 3                                 | 4                                             | 5                                            | 6                    | 7                     | 8                                            | 9              | 10                    | 11                                           | 12    | 13                                            | 14                                         | 15                                             | 16                                             | 17                                     | 18                                      | 19                                             | 20                                       |      |
|---|-----------------------------------------------|-----------------------------------------------|-----------------------------------|-----------------------------------------------|----------------------------------------------|----------------------|-----------------------|----------------------------------------------|----------------|-----------------------|----------------------------------------------|-------|-----------------------------------------------|--------------------------------------------|------------------------------------------------|------------------------------------------------|----------------------------------------|-----------------------------------------|------------------------------------------------|------------------------------------------|------|
| Y | HDMI_TX3                                      | HDMI_TX0<br>P                                 | NP                                | HDMI_TX1<br>P                                 | HDMI_TX2<br>P                                | NP                   | LVDS_CLK              | LCDC_D7/<br>LVDS_TX3<br>N/EBC_SD<br>DO7/MIPI | NP             | LVDS_TX2              | LCDC_D2/<br>LVDS_TX1<br>P/EBC_SD<br>DO2/MIPI | NP    | LCDC_D0/<br>LVDS_TX0<br>P/EBC_SD<br>DO0/MIPI  |                                            | NP                                             | USB0_DM                                        | GPIO2_D3/<br>CARD_CL<br>K/UART0_<br>RX | NP                                      | GPIO3_D3/<br>SPDIF                             | CIF_PDN1/<br>GPIO3_B3                    | Y    |
| w | HDMI_TX3<br>N                                 | HDMI_TX0<br>N                                 | HDMI_EXT<br>R                     | HDMI_TX1<br>N                                 | HDMI_TX2<br>N                                |                      | N/EBC_SD<br>CE1/MIPI_ | LVDS_TX3<br>P/EBC_SD<br>DO6/MIPI_            |                | N/EBC_SD<br>DO5/MIPI_ | LVDS_TX1<br>N/EBC_SD<br>DO3/MIPI_            | VSS12 | LCDC_D1/<br>LVDS_TX0<br>N/EBC_SD<br>DO1/MIPI_ |                                            | VSS11                                          | USB0_DP                                        | _D2                                    | GPIO3_D2/<br>IR                         | GPIO1_C1/<br>SDMMC0_<br>DET                    | GPIO2_D5/<br>CARD_DE<br>T/UART0_<br>CTSN | w    |
| v | NP                                            | HDMI_AVD<br>D33                               | VSS14                             | HDMI_DVD<br>D1V1_1                            | GPIO2_B2/<br>LCDC_VSY<br>NC/EBC_S<br>DOE/GMA | NO                   | VDAC_IOU<br>TP        | LVDS/MIPI<br>_EXTR                           | NP             | ADCIN2                | USB_EXTR                                     |       | CIF_CLKO/<br>TS_CLKO                          | GPIO0_D4/<br>PWM2                          | NP                                             | CIF_D3/TS<br>_D3                               | CIF_D1/TS<br>_D1                       | CIF_HREF/<br>TS_FAIL                    | GPIO2_A5/<br>FLASH_W<br>P/EMMC_P<br>WR         | NP                                       | v    |
| U | GPIO2_B3/<br>LCDC_DE<br>N/EBC_GD<br>CLK/GMAC  | LCDC_D11                                      | LCDC_D10<br>/EBC_SDC              | GPIO2_B6/<br>LCDC_D12<br>/EBC_SDC<br>E4/GMAC_ | LCDC_CLK<br>/EBC_SDC                         | NP                   | VDAC_IOU<br>TN        | VDAC_IRE<br>F                                | NP             | ADCIN1                | USB0_VBU<br>S                                |       | CIF_VSYN<br>C/TS_SYN<br>C                     | GPIO3_C1/<br>DRIVE_VB<br>US/PMIC_<br>SLEEP | NP                                             | CIF_CLKI/T<br>S_VALID                          | CIF_D0/TS<br>_D0                       | GPIO0_D2/<br>PWM0                       | GPIO1_C6/<br>FLASH_CS<br>2/EMMC_C<br>MD        |                                          | <br> |
| т | LCDC_D13<br>/EBC_SDC<br>E5/GMAC_              | /EBC_GDP<br>WR2/GMA                           | LCDC_D14<br>/EBC_VCO<br>M/GMAC_   | LCDC_D18<br>/EBC_GDR<br>L/I2C2_SD             | LCDC_HS<br>YNC/EBC_<br>SDLE/GMA              | NP                   | VDAC_AV<br>DD         | VDAC_AG<br>ND                                | NP             | USB_AVD<br>D33        | USB_DVD<br>D11                               |       | CIF_D4/TS<br>_D4                              | VCCIO2                                     | NP                                             | CIF_D7/TS<br>_D7                               | GPIO0_D3/<br>PWM1                      |                                         | GPIO1_D2/<br>FLASH_D2<br>/EMMC_D2<br>/SFC_SIO2 | FLASH_D3                                 | 1    |
| R | NP                                            | GPIO2_C1/<br>LCDC_D15<br>/EBC_GDO<br>E/GMAC_R | NP                                |                                               |                                              |                      | LVDS/MIPI<br>_VCC1    | LVDS/MIPI<br>_VDD11                          | NP             | EFUSE                 | USB0_ID                                      |       | CIF_D5/TS<br>_D5                              | CIF_D6/TS<br>_D6                           | NP                                             |                                                |                                        |                                         | GPIO1_D5/<br>FLASH_D5<br>/EMMC_D5<br>/SPI_TXD  |                                          | F    |
| Р | GPIO2_C2/<br>LCDC_D16<br>/EBC_GDS<br>P/GMAC_T | LCDC_D17<br>/EBC_GDP<br>WR0/GMA               | LCDC_D19<br>/EBC_SDS<br>HR/I2C2_S | LCDC_D21<br>/EBC_BOR                          | LCDC_D20                                     | LCDC_D22<br>/EBC_GDP | VSS13                 | VSS8                                         | SAR_AVD<br>D33 | CVDD3                 | ADCIN0                                       | AVDD1 | AVDD2                                         | AVDD3                                      | CARD_IO/                                       | GPIO1_D0/<br>FLASH_D0<br>/EMMC_D0<br>/SFC_SIO0 | FLASH_D7                               | FLASH_D4<br>/EMMC_D4                    | FLASH_CS                                       |                                          | F    |
| N | XOUT24M                                       | XIN24M                                        | A/GPLL_DV<br>DD11                 | C/DPLL_DV<br>DD11                             | PLL_VCCIO                                    | VCCIO1               | VSS47                 | VSS48                                        | VSS49          | VSS50                 | VSS51                                        | VSS52 | VSS53                                         | AVDD4                                      | GPIO1_D6/<br>FLASH_D6<br>/EMMC_D6<br>/SPI_CSN0 | FLASH_AL                                       | GPIO2_A1/<br>FLASH_CL<br>E             |                                         | GPIO2_A7/<br>FLASH_DQ<br>S/EMMC_C<br>LKO       | NPOR                                     | N    |
| М | NP                                            | VSS5                                          |                                   |                                               |                                              |                      | DDR_VDD<br>1          | VSS40                                        | VSS41          | VSS42                 | VSS43                                        | VSS44 | VSS45                                         | AVDD5                                      | NP                                             |                                                |                                        |                                         | GPIO1_C5/<br>SDMMC0_<br>D3/JTAG_T<br>MS        |                                          | N    |
| L | DDR_DQS<br>3                                  | DDR_DQS<br>3_N                                | DDR_DM3                           | DDR_DQ2<br>5                                  | DDR_DQ3<br>0                                 | DDR_DQ3<br>1         | DDR_VDD<br>2          | VSS33                                        | VSS34          | VSS35                 | VSS36                                        | VSS37 | VSS38                                         | VSS39                                      | GPIO2_A3/<br>FLASH_RD<br>N/SFC_CS<br>N1        |                                                | GPIO0_C7/<br>FLASH_CS<br>1             | GPIO1_C2/<br>SDMMC0_<br>D0/UART2<br>_TX | GPIO1_A7/<br>SDMMC0_<br>WP                     | GPIO0_B5/<br>I2S_SDO/S<br>PI_RXD         | ι    |
| ĸ | DDR_DQ1<br>5                                  | DDR_DQ1<br>4                                  | VSS4                              | DDR_DQ2<br>4                                  | DDR_DQ2<br>7                                 | DDR_DQ2<br>9         | CVDD2                 | VSS21                                        | VSS29          | VSS30                 | VSS46                                        | VSS31 | VSS32                                         | VCCIO3                                     | SDMMC0_                                        | GPIO1_C4/<br>SDMMC0_<br>D2/JTAG_T<br>CK        | FLASH_RD                               | CIF_PDN0/<br>TEST_CLK                   | GPIO0_B6/<br>I2S_SDI/S<br>PI_CSN0              | GPIO0_B1/<br>I2S_SCLK/<br>SPI_CLK        | ŀ    |
| J | NP                                            | DDR_DQ1<br>3                                  | NP                                |                                               |                                              |                      | DDR_VDD<br>3          | VSS23                                        | VSS24          | VSS25                 | VSS26                                        | VSS27 | VSS28                                         | CVDD4                                      | NP                                             |                                                |                                        |                                         | GPIO0_B3/<br>I2S_LRCK_<br>RX/SPI_TX<br>D       |                                          | ,    |

Fig.1-10TFBGA316 Ball Map



# 1.4.5 LQFP176 Ball Pin Number Order(Tablet)

Table 1-5 RK3126 LOFP176 Pin Number Order Information

|              | Table 1-5 RK3126 LQFP17 |              | imber Order Information |
|--------------|-------------------------|--------------|-------------------------|
| Pin<br>Index | Pin name                | Pin<br>Index | Pin name                |
| 1            | DDR_A0                  | 89           | AVDD3                   |
| 2            | DDR_A2                  | 89           | AVDD3                   |
| 3            | DDR_A5                  | 89           | AVDD3                   |
| 4            | DDR_A9                  | 89           | AVDD3                   |
| 5            | DDR_A13                 | 90           | AVDD4                   |
| 6            | DDR_A7                  | 90           | AVDD4                   |
| 7            | DDR_ODT1                | 90           | AVDD4                   |
| 8            | DDR_DQ10                | 90           | AVDD4                   |
| 9            | DDR_DQ8                 | 91           | AVDD5                   |
| 10           | DDR_VDD                 | 91           | AVDD5                   |
| 10           | DDR_VDD                 | 91           | AVDD5                   |
| 1.0          | DDB VDD                 | 0.2          | GPIO1_C6/FLASH_CS2/     |
| 10           | DDR_VDD                 | 92           | EMMC_CMD                |
| 11           | DDB D0C1                | 0.2          | GPIO1_D0/FLASH_D0/E     |
| 11           | DDR_DQS1                | 93           | MMC_D0/SFC_SIO0         |
| 12           | DDB DOC1 N              | 95           | GPIO1_D2/FLASH_D2/E     |
| 12           | DDR_DQS1_N              | 90           | MMC_D2/SFC_SIO2         |
| 13           | CVDD                    | 94           | GPIO1_D1/FLASH_D1/E     |
| 13           | CVDD                    | 94           | MMC_D1/SFC_SIO1         |
| 13           | CVDD                    | 96           | GPIO1_D3/FLASH_D3/E     |
| 13           | CVDD                    | 90           | MMC_D3/SFC_SIO3         |
| 13           | CVDD                    | 97           | GPIO1_D4/FLASH_D4/E     |
| 13           | CVDD                    | 97           | MMC_D4/SPI_RXD          |
| 14           | DDR_DQ14                | 99           | GPIO1_D6/FLASH_D6/E     |
| 17           | DDK_DQ14                | ))           | MMC_D6/SPI_CSN0         |
| 15           | DDR_DQ12                | 98           | GPIO1_D5/FLASH_D5/E     |
|              | DDK_DQ12                | - 30         | MMC_D5/SPI_TXD          |
| 16           | DDR_DQ15                | 100          | GPIO1_D7/FLASH_D7/E     |
|              |                         |              | MMC_D7/SPI_CSN1         |
| 17           | DDR_DQ13                | 101          | VCCIO3                  |
| 18           | DDR_VDD                 | 101          | VCCIO3                  |
| 18           | DDR_VDD                 | 101          | VCCIO3                  |
| 18           | DDR_VDD                 | 101          | VCCIO3                  |
| 19           | DDR_DQ9                 | 102          | GPIO2_A0/FLASH_ALE/     |
|              | _ •                     |              | SPI_CLK                 |
| 20           | DDR_DM1                 | 103          | GPIO2_A1/FLASH_CLE      |
| 21           | DDR_DQ11                | 104          | GPIO2_A2/FLASH_WRN      |
|              |                         |              | /SFC_CSN0               |
| 22           | C/DPLL_DVDD12           | 105          | GPIO2_A3/FLASH_RDN/     |
| -            | , _ = = = =             |              | SFC_CSN1                |
| 22           | C/DPLL_DVDD12           | 106          | GPIO2_A4/FLASH_RDY/     |
|              |                         |              | EMMC_CMD/SFC_CLK        |
| 23           | PLL_VCCIO               | 107          | GPIO2_A6/FLASH_CS0      |
| 23           | PLL_VCCIO               | 108          | CVDD4                   |
| 23           | PLL VCCIO               | 109          | GPIO2_A7/FLASH_DQS/     |
|              | _                       |              | EMMC_CLKO               |



| 23 | PLL_VCCIO                                              | 110 | NPOR                                           |
|----|--------------------------------------------------------|-----|------------------------------------------------|
| 24 | A/GPLL_DVDD12                                          | 111 | GPIO1_C5/SDMMC0_D3<br>/JTAG_TMS                |
| 24 | A/GPLL_DVDD12                                          | 112 | GPIO1_C4/SDMMC0_D2<br>/JTAG_TCK                |
| 25 | XOUT24M                                                | 113 | GPIO1_C3/SDMMC0_D1<br>/UART2_RX                |
| 26 | XIN24M                                                 | 114 | GPIO1_C2/SDMMC0_D0<br>/UART2_TX                |
| 27 | XVSS                                                   | 115 | VCCIO4                                         |
| 28 | GPIO2_C5/LCDC_D19/<br>EBC_SDSHR/I2C2_SCL<br>/GMAC_RXD2 | 115 | VCCIO4                                         |
| 29 | CVDD2                                                  | 115 | VCCIO4                                         |
| 29 | CVDD2                                                  | 115 | VCCIO4                                         |
| 29 | CVDD2                                                  | 116 | GPIO1_C0/SDMMC0_CL<br>KO                       |
| 29 | CVDD2                                                  | 117 | GPIO1_B3/UART1_RTSN<br>/SPI_CSN0               |
| 30 | GPIO2_C4/LCDC_D18/<br>EBC_GDRL/I2C2_SDA/<br>GMAC_RXD3  | 118 | GPIO1_B2/UART1_RX/S<br>PI_RXD                  |
| 31 | GPIO2_C3/LCDC_D17/<br>EBC_GDPWR0/GMAC_T<br>XD0         | 119 | GPIO1_B1/UART1_TX/S<br>PI_TXD                  |
| 32 | GPIO2_C2/LCDC_D16/<br>EBC_GDSP/GMAC_TXD<br>1           | 120 | GPIO1_B0/UART1_CTS<br>N/SPI_CLK                |
| 33 | GPIO2_C1/LCDC_D15/<br>EBC_GDOE/GMAC_RXD<br>0           | 121 | GPIO1_A5/I2S_SDI/SD<br>MMC1_D3                 |
| 34 | GPIO2_C0/LCDC_D14/<br>EBC_VCOM/GMAC_RXD<br>1           | 122 | GPIO1_A4/I2S_SDO/SD<br>MMC1_D2                 |
| 35 | VCCIO1                                                 | 123 | GPIO1_A2/I2S_LRCK_R<br>X/SDMMC1_D1             |
| 35 | VCCIO1                                                 | 124 | GPIO1_A1/I2S_SCLK/S<br>DMMC1_D0/PMIC_SLEE<br>P |
| 35 | VCCIO1                                                 | 125 | GPIO1_A0/I2S_MCLK/S<br>DMMC1_CLKO/XIN_32K      |
| 35 | VCCIO1                                                 | 126 | CVDD5                                          |
| 36 | GPIO2_B7/LCDC_D13/<br>EBC_SDCE5/GMAC_RX<br>ER          | 126 | CVDD5                                          |
| 37 | GPIO2_B6/LCDC_D12/<br>EBC_SDCE4/GMAC_CL<br>K           | 127 | GPIO1_B7/SDMMC0_CM<br>D                        |
| 38 | GPIO2_B5/LCDC_D11/<br>EBC_SDCE3/GMAC_TX<br>EN          | 128 | GPIO0_A3/I2C1_SDA/S<br>DMMC1_CMD               |



| 39 | GPIO2_B4/LCDC_D10/<br>EBC_SDCE2/GMAC_MD         | 130 |                   |
|----|-------------------------------------------------|-----|-------------------|
|    | IO                                              |     | GPIO0_A1/I2C0_SDA |
| 40 | GPIO2_B3/LCDC_DEN/<br>EBC_GDCLK/GMAC_RX<br>CLK  | 129 | GPIO0 A2/I2C1 SCL |
| 41 | GPIO2_B2/LCDC_VSYN<br>C/EBC_SDOE/GMAC_C<br>RS   | 131 | GPIO0 A0/I2C0 SCL |
| 42 | GPIO2_B1/LCDC_HSYN<br>C/EBC_SDLE/GMAC_TX<br>CLK | 132 | CODEC VCM         |
| 43 | GPIO2_B0/LCDC_CLK/<br>EBC_SDCLK/GMAC_RX<br>DV   | 133 | CODEC MICR        |
| 44 | LVDS/MIPI_VCC1                                  | 134 | CODEC_AVSS1       |
| 45 | LVDS/MIPI_EXTR                                  | 134 | CODEC_AVSS1       |
| 46 | LVDS/MIPI_VCC2                                  | 134 | CODEC_AVSS1       |
| 46 | LVDS/MIPI VCC2                                  | 135 | CODEC AOL         |
| 46 | LVDS/MIPI_VCC2                                  | 136 | CODEC_AVDD        |
| 47 | LCDC_D9/LVDS_CLKN/<br>EBC_SDCE1/MIPI_CLK<br>N   | 136 | CODEC_AVDD        |
| 48 | LCDC_D8/LVDS_CLKP/<br>EBC_SDCE0/MIPI_CLK<br>P   | 136 | CODEC_AVDD        |
| 49 | LCDC_D7/LVDS_TX3N/<br>EBC_SDDO7/MIPI_D3N        | 137 | CODEC_AOR         |
| 50 | LCDC_D6/LVDS_TX3P/<br>EBC_SDDO6/MIPI_D3P        | 138 | CODEC_AVSS2       |
| 51 | LCDC_D5/LVDS_TX2N/<br>EBC_SDDO5/MIPI_D2N        | 139 | VSS               |
| 52 | LCDC_D4/LVDS_TX2P/<br>EBC_SDDO4/MIPI_D2P        | 140 | DDR_DQ2           |
| 53 | LCDC_D3/LVDS_TX1N/<br>EBC_SDDO3/MIPI_D1N        | 141 | DDR_DQ0           |
| 54 | LCDC_D2/LVDS_TX1P/<br>EBC_SDDO2/MIPI_D1P        | 142 | DDR_VDD3          |
| 55 | LCDC_D1/LVDS_TX0N/<br>EBC_SDDO1/MIPI_D0N        | 142 | DDR_VDD3          |
| 56 | LCDC_D0/LVDS_TX0P/<br>EBC_SDDO0/MIPI_D0P        | 142 | DDR_VDD3          |
| 57 | USB1_DP                                         | 143 | DDR_DQS0          |
| 58 | USB1_DM                                         | 144 | DDR_DQS0_N        |
| 59 | USB_AVDD33                                      | 145 | DDR_DQ6           |
| 60 | USB_DVDD11                                      | 146 | DDR_DQ4           |
| 60 | USB_DVDD11                                      | 147 | DDR_DQ7           |
| 61 | USB_EXTR                                        | 148 | DDR_DQ5           |
| 62 | USB0_VBUS                                       | 149 | DDR_VDD4          |
| 63 | USB0_ID                                         | 149 | DDR_VDD4          |
| 64 | USB0_DM                                         | 149 | DDR_VDD4          |



| 65 | USB0_DP                            | 150 | DDR_DQ1   |
|----|------------------------------------|-----|-----------|
| 66 | SAR_AVDD33                         | 151 | DDR_DM0   |
| 66 | SAR_AVDD33                         | 152 | DDR_DQ3   |
| 66 | SAR_AVDD33                         | 153 | DDR_A8    |
| 67 | ADCIN0                             | 154 | DDR_A6    |
| 68 | ADCIN2                             | 155 | DDR_A14   |
| 68 | EFUSE                              | 156 | DDR_A15   |
| 68 | EFUSE                              | 157 | DDR_A11   |
| 69 | ADCIN6                             | 158 | DDR_A1    |
| 69 | CVDD3                              | 159 | DDR_A4    |
| 69 | CVDD3                              | 160 | DDR_A12   |
| 69 | CVDD3                              | 161 | CVDD6     |
| 70 | CIF_D0/TS_D0                       | 161 | CVDD6     |
| 71 | CIF_D1/TS_D1                       | 161 | CVDD6     |
| 72 | CIF_D2/TS_D2                       | 161 | CVDD6     |
| 73 | CIF_D3/TS_D3                       | 162 | DDR_BA1   |
| 74 | CIF_D4/TS_D4                       | 163 | DDR_BA0   |
| 75 | CIF_D5/TS_D5                       | 164 | DDR_A10   |
| 76 | CIF_D6/TS_D6                       | 165 | DDR_CKE   |
| 77 | CIF_D7/TS_D7                       | 166 | DDR_ODT0  |
| 78 | CIF_VSYNC/TS_SYNC                  | 167 | DDR_CLK_N |
| 80 | CIF_CLKI/TS_VALID                  | 168 | DDR_CLK   |
| 79 | CIF_HREF/TS_FAIL                   | 169 | DDR_VDD6  |
| 82 | GPIO3_C1/DRIVE_VBU<br>S/PMIC_SLEEP | 169 | DDR_VDD6  |
| 81 | CIF_CLKO/TS_CLKO                   | 169 | DDR_VDD6  |
| 84 | GPIO0_D2/PWM0_                     | 170 | DDR_RASN  |
| 83 | CIF_PDN1/GPIO3_B3                  | 171 | DDR_CASN  |
| 85 | GPIO0_D3/PWM1                      | 172 | DDR_CSN1  |
| 86 | AVDD1                              | 173 | DDR_CSN0  |
| 86 | AVDD1                              | 174 | DDR_WEN   |
| 86 | AVDD1                              | 175 | DDR_BA2   |
| 86 | AVDD1                              | 176 | DDR_A3    |
| 87 | VCCIO2                             |     |           |
| 87 | VCCIO2                             |     |           |
| 87 | VCCIO2                             |     |           |
| 88 | AVDD2                              |     |           |

# 1.4.6 RK3126 function IO package descriptions

Please refer to the chapter 1.3.2 for the detail RK3128 function IO package descriptions.



## 1.5.1 Absolute Maximum Ratings

Table 1-6 RK3128 absolute maximum ratings

| Paramerters                                                               | Related Power Group                                          | Max         | Unit                 |
|---------------------------------------------------------------------------|--------------------------------------------------------------|-------------|----------------------|
| DC supply voltage for Internal digital logic                              | AVDD,CVDD,<br>USB_DVDD11,HDMI_DVDD1V1<br>_1,LVDS/MIPI_DVDD11 | 1.21        | V                    |
| DC supply voltage for Digital GPIO (except for SAR-ADC, PLL, USB, DDR IO) | VCCIO1,VCCIO2,VCCIO3,VCCIO                                   | 3.6         | V                    |
| DC supply voltage for DDR IO                                              | DDR VDD                                                      | 1.95        | V                    |
| DC supply voltage for Analog part of SAR-ADC                              | SAR_AVDD33                                                   | 3.6         | V                    |
| DC supply voltage for Analog part of PLL                                  | PLL_VCCIO<br>A/DPLL_DVDD11,C/GPLL_DVDD<br>11                 | 3.3<br>1.21 | V                    |
| DC supply voltage for Analog part of USB OTG/Host2.0                      | USB_AVDD33                                                   | 3.63        | V                    |
| DC supply voltage for Analog part of HDMI                                 | HDMI_AVDD33                                                  | 3.63        | V                    |
| DC supply voltage for Analog part of Acodec                               | CODEC_AVDD                                                   | 3.63        | V                    |
| DC supply voltage for Analog part of LVDS                                 | LVDS/MIPI_VCC1                                               | 3.63        | V                    |
| Analog Input voltage for SAR-ADC                                          |                                                              | 2.75        | V                    |
| Analog Input voltage for DP/DM/VBUS of USB OTG/Host2.0                    |                                                              | 5           | V                    |
| Digital input voltage for input buffer of GPIO                            |                                                              | 3.6         | V                    |
| Digital output voltage for output buffer of GPIO                          |                                                              | 3.6         | V                    |
| Storage Temperature                                                       |                                                              | 150         | $^{\circ}\mathbb{C}$ |

Absolute maximum ratings specify the values beyond which the device may be damaged permanently. Long-term exposure to absolute maximum ratings conditions may affect device reliability.

# 1.5.2 Recommended Operating Conditions

Table 1-7 RK3128 recommended operating conditions

| Table 1 7 Table                 |                                                                      |       |     |       |       |
|---------------------------------|----------------------------------------------------------------------|-------|-----|-------|-------|
| Parameters                      | Symbol                                                               | Min   | Тур | Max   | Units |
| Internal digital logic<br>Power | AVDD,CVDD,<br>USB_DVDD11,H<br>DMI_DVDD1V1_<br>1,LVDS/MIPI_DV<br>DD11 | 0.99  | 1.1 | 1.21  | V     |
| Digital GPIO<br>Power(3.3V)     | VCCIO1,VCCIO2,<br>VCCIO3,VCCIO4                                      | 2.97  | 3.3 | 3.63  | V     |
| DDR IO (DDRIII mode)<br>Power   | DDR_VDD                                                              | 1.425 | 1.5 | 1.575 | V     |

| DDR IO (LVDDRIII                      |                                     | 4 20                   | 4.05 |                        |              |
|---------------------------------------|-------------------------------------|------------------------|------|------------------------|--------------|
| mode) Power                           | DDR_VDD                             | 1.28                   | 1.35 | 1.45                   | V            |
| PLL Analog Power                      | PLL_VCCIO                           | 2.97                   | 3.3  | 3.63                   | V            |
| PLL Analog Power                      | A/DPLL_DVDD11<br>,C/GPLL_DVDD1<br>1 | 0.99                   | 1.1  | 1.21                   | <b>V</b>     |
| SAR-ADC Analog Power                  | SAR_AVDD33                          | 2.97                   | 3.3  | 3.63                   | V            |
| SAR-ADC external reference Power      | VREF                                | 0.2*<br>SAR_A<br>VDD33 |      | 0.9*<br>SAR_A<br>VDD33 |              |
| USB OTG/Host2.0<br>Analog Power(3.3V) | USB_AVDD33                          | 2.97                   | 3.3  | 3.63                   | <b>V</b>     |
| USB OTG/Host2.0 external resistor     | REXT                                | 40.5                   | 45   | 49.5                   | Ohm          |
| Acodec Analog Power                   | CODEC_AVDD                          | 2.97                   | 3.3  | 3.63                   | >            |
| HDMI Analog Power                     | HDMI_AVDD33                         | 2.97                   | 3.3  | 3.63                   | <b>&gt;</b>  |
| LVDS/MIPI Analog<br>Power             | MIPI/LVDS_VCC1                      | 2.97                   | 3.3  | 3.63                   | <b>V</b>     |
| VDAC Analog Power                     | ADDHV6                              | 2.97                   | 3.3  | 3.63                   | <b>V</b>     |
| EFUSE programming voltage             |                                     | N/A                    | 2.5  | N/A                    | ٧            |
| PLL input clock frequency             |                                     | N/A                    | 24   | N/A                    | MHz          |
| Operating Temperature                 |                                     | -40                    | 25   | 85                     | $^{\circ}$ C |

# 1.5.3 DC Characteristics

Table 1-8 RK3128 DC Characteristics

| Pa                | rameters                                          | Symbol | Min  | Тур  | Max  | Units |
|-------------------|---------------------------------------------------|--------|------|------|------|-------|
|                   | Input Low<br>Voltage                              | Vil    | -0.3 | 0    | 0.8  | V     |
|                   | Input High Voltage                                | Vih    | 2    | 3.3  | 3.6  | V     |
|                   | Output Low<br>Voltage                             | Vol    | N/A  | 0    | 0.4  | V     |
|                   | Output High<br>Voltage                            | Voh    | 2.4  | 3.3  | N/A  | V     |
| Digita            | Threshold<br>Point                                | Vt     | 1.21 | 1.42 | 1.64 | V     |
| GPIO<br>@3.3<br>V | Schmitt trig<br>Low to High<br>threshold<br>point | Vt+    | 1.36 | 1.6  | 1.86 | V     |
|                   | Schmitt trig<br>High to Low<br>threshold<br>point | Vt-    | 0.93 | 1.09 | 1.3  | V     |
|                   | Pullup<br>Resistor                                | Rpu    | 33   | 41   | 62   | Kohm  |
|                   | Pulldown<br>Resistor                              | Rpd    | 33   | 42   | 68   | Kohm  |
| Digita<br>I       | Input Low<br>Voltage                              | Vil    | -0.3 | 0    | 0.63 | V     |

| GPIO<br>@1.8       | Input High<br>Voltage                                                      | Vih     | 1.17                                | 1.8                             | 2.1                             | V    |
|--------------------|----------------------------------------------------------------------------|---------|-------------------------------------|---------------------------------|---------------------------------|------|
| V                  | Output Low<br>Voltage                                                      | Vol     | N/A                                 | 0                               | 0.45                            | V    |
|                    | Output High<br>Voltage                                                     | Voh     | 1.35                                | 1.8                             | N/A                             | V    |
|                    | Threshold<br>Point                                                         | Vt      | 0.72                                | 0.83                            | 0.95                            | V    |
|                    | Schmitt trig<br>Low to High<br>threshold<br>point                          | Vt+     | 0.74                                | 0.88                            | 1.03                            | V    |
|                    | Schmitt trig<br>High to Low<br>threshold<br>point                          | Vt-     | 0.52                                | 0.61                            | 0.73                            | V    |
|                    | Pullup<br>Resistor                                                         | Rpu     | 67                                  | 93                              | 152                             | Kohm |
|                    | Pulldown<br>Resistor                                                       | Rpd     | 64                                  | 92                              | 170                             | Kohm |
|                    | Input High<br>Voltage                                                      | Vih_ddr | VREFi +<br>0.125<br>(i=0~2)         | 1.8                             | VDDIO_DDR<br>i + 0.3<br>(i=0~6) | V    |
|                    | Input Low<br>Voltage                                                       | Vil_ddr | -0.3                                | 0                               | VREFi -<br>0.125<br>(i=0~2)     | V    |
| DDR<br>IO<br>@DD   | Output High<br>Voltage                                                     | Voh_ddr | VDDIO_D<br>DRi - 0.28<br>(i=0~6)    | 1.8                             | N/A                             | V    |
| RIII<br>mode       | Output Low<br>Voltage                                                      | Vol_ddr | N/A                                 | 0                               | 0.28                            | V    |
|                    | Input<br>termination<br>resistance(O<br>DT) to<br>VDDIO_DDRi<br>/2 (i=0~6) | Rtť     | 120<br>60<br>40                     | 150<br>75<br>50                 | 180<br>90<br>60                 | Ohm  |
| DDR<br>IO          | Input High<br>Voltage                                                      | Vih_ddr | 0.7*VDDI<br>O_DDRi<br>(i=0~6)       | 1.8                             | N/A                             | V    |
| @LPD<br>DR<br>mode | Input Low<br>Voltage                                                       | Vil_ddr | N/A                                 | 0                               | 0.3*VDDIO<br>_DDRi<br>(i=0~6)   | V    |
| PLL                | Input High<br>Voltage                                                      | Vih_pll | 0.8*DVD<br>D_iPLL<br>(i=A,D,C<br>G) | DVDD_<br>iPLL<br>(i=A,D,<br>CG) | DVDD_iPLL<br>(i=A,D,CG)         | V    |
|                    | Input Low<br>Voltage                                                       | Vil_pll | 0                                   | 0                               | 0.2*DVDD_i<br>PLL<br>(i=A,D,CG) | V    |
| LVDS               | Output<br>voltage high,<br>Voa or                                          | Voh     | N/A                                 | N/A                             | 1100                            | mV   |

|      | Vob(Rload = 100om+-1%)                                                           |      |                           |     |                      |     |
|------|----------------------------------------------------------------------------------|------|---------------------------|-----|----------------------|-----|
|      | Output voltage low, Voa or Vob(Rload = 100om+-1% )                               | Vol  | 700                       | N/A | N/A                  | mV  |
|      | Output<br>differential<br>voltage<br>(Rload =<br>100om+-1%<br>)                  | Vod  | 250                       | N/A | 400                  | mV  |
|      | Output offset voltage(Rloa d = 100om+-1%)                                        | Vos  | 825                       | N/A | 975                  | mv  |
|      | Change in  Vod  between '0' and '1'(Rload = 100om+-1%                            | ∆Vod | N/A                       | N/A | 25                   | mV  |
|      | change in Vos between '0' and '1'(Rload = 100om+-1% )                            | △Vos | N/A                       | N/A | 25                   | mV  |
|      | Output impedance, single ended(Vcm= 1.0v and 1.4v)                               | Ro   | 40                        | N/A | 100                  | ohm |
| 3    | Ro mismatch<br>between A &<br>B<br>(Vcm=1.0v<br>and 1.4v)                        | ΔRο  | N/A                       | N/A | 10                   | %   |
| HDMI | single-ended<br>high level<br>output<br>voltage,<br>VH(when<br>sink<br><=165Mhz) | Voh  | HDMI_AV<br>DD33-10<br>mv  | N/A | HDMI_AVD<br>D33+10mv | mV  |
|      | single-ended<br>high level<br>output                                             | Voh  | HDMI_AV<br>DD33-<br>200mv | N/A | HDMI_AVD<br>D33+10mv | mV  |

|             | voltage,<br>VH(when<br>sink ><br>165Mhz)                                       |                 |                            |     |                       |     |
|-------------|--------------------------------------------------------------------------------|-----------------|----------------------------|-----|-----------------------|-----|
|             | single-ended<br>low level<br>output<br>voltage, VL<br>(when sink<br><= 165Mhz) | Vol             | HDMI_AV<br>DD33 -<br>600mv | N/A | HDMI_AVD<br>D33-400mv | mV  |
|             | single-ended<br>low level<br>output<br>voltage, VL<br>(when sink ><br>165Mhz)  | Vol             | HDMI_AV<br>DD33-<br>700mv  | N/A | HDMI_AVD<br>D33-400mv | mv  |
|             | single-ended<br>output swing<br>voltage,<br>Vswing                             | Vswing          | 400                        | N/A | 600                   | mV  |
|             | single-ended<br>standby (off)<br>output<br>voltage,                            | Voff            | HDMI_AV<br>DD33 -<br>10mv  | N/A | HDMI_AVD<br>D33+10mv  | mv  |
|             | single-ended<br>standby (off)<br>output<br>current                             | Ioff            | -10                        | N/A | 10                    | uA  |
|             | HS TX static<br>Common-mo<br>de voltage                                        | Vcmtx           | 150                        | 200 | 250                   | mV  |
|             | VCMTX mismatch when output is Differential- 1 or Differential- 0               | ΔVCMTX<br>(1,0) | N/A                        | N/A | 5                     | mV  |
| MIPI        | HS transmit<br>differential<br>voltage                                         | [VOD]           | 140                        | 200 | 270                   | mV  |
| <b>&gt;</b> | VOD mismatch when output is Differential- 1 or Differential- 0                 | ΔVOD            | N/A                        | N/A | 10                    | mv  |
|             | HS output<br>high voltage                                                      | VOHHS           | N/A                        | N/A | 360                   | mV  |
|             | Single ended output                                                            | ZOS             | 40                         | 50  | 62.5                  | ohm |

# Rockchip RK3128 Technical Reference Manual Rev 1.0

| impedance                              |      |     |     |    |   |  |
|----------------------------------------|------|-----|-----|----|---|--|
| Single ended output impedance mismatch | ΔZOS | N/A | N/A | 10 | % |  |

# 1.5.4 Recommended Operating Frequency

Table 1-9 Recommended operating frequency for PLL and oscillator domain

| Parameter      | Condition     | Symbol          | MIN | TYP | MAX  | Unit |
|----------------|---------------|-----------------|-----|-----|------|------|
|                | 1.1V , 25 ℃   |                 | 24  | 24  | 24   |      |
| XIN Oscillator | 1.21V , -40 ℃ | XIN24M          | 24  | 24  | 24   | MHz  |
|                | 0.99V , 125 ℃ |                 | 24  | 24  | 24   | 3    |
|                | 1.1V , 25 ℃   |                 | N/A | N/A | 1050 |      |
| DDR PLL        | 1.21V , -40 ℃ | ddr_pll_clk     | N/A | N/A | 1176 | MHz  |
|                | 0.99V , 125 ℃ |                 | N/A | N/A | 950  |      |
|                | 1.1V , 25 ℃   |                 | N/A | N/A | 1086 |      |
| ARM PLL        | 1.21V , -40 ℃ | arm_pll_clk     | N/A | N/A | 1176 | MHz  |
|                | 0.99V , 125 ℃ |                 | N/A | N/A | 850  |      |
|                | 1.1V , 25 ℃   |                 | N/A | N/A | 880  |      |
| CODEC PLL      | 1.21V , -40 ℃ | cocec_pll_clk   | N/A | N/A | 1000 | MHz  |
|                | 0.99V , 125 ℃ |                 | N/A | N/A | 770  |      |
|                | 1.1V , 25 ℃   |                 | N/A | N/A | 900  |      |
| GENERAL PLL    | 1.21V , -40 ℃ | general_pll_clk | N/A | N/A | 940  | MHz  |
|                | 0.99V , 125 ℃ |                 | N/A | N/A | 780  |      |

Table 1-10 Recommended operating frequency for A9 core

| Parameter | Condition      | Symbol        | MIN | TYP | MAX  | Unit |
|-----------|----------------|---------------|-----|-----|------|------|
|           | 1.1V , 25 ℃    | CORE_SRC_CLK  | N/A | N/A | 970  | MHz  |
|           | 1.21V , -40 ℃  |               | N/A | N/A | 1060 |      |
| Cortex-A9 | 0.99V , 125 ℃  |               | N/A | N/A | 790  |      |
| Cortex-A9 | 1.1V , 25 ℃    | aclk_core_pre | N/A | N/A | 490  |      |
|           | 1.21V , -40 °C |               | N/A | N/A | 520  | MHz  |
|           | 0.99V , 125 ℃  |               | N/A | N/A | 400  |      |

Table 1-11 Recommended operating frequency for PD\_CPU domain

| Parameter           | Condition     | Symbol   | MIN | TYP | MAX | Unit |
|---------------------|---------------|----------|-----|-----|-----|------|
| CPU AXI interconnec | 1.1V , 25 ℃   |          | N/A | N/A | 500 |      |
|                     | 1.21V , -40 ℃ | CPU_ACLK | N/A | N/A | 650 | MHz  |
|                     | 0.99V , 125 ℃ |          | N/A | N/A | 300 |      |
|                     | 1.1V , 25 ℃   | CPU_HCLK | N/A | N/A | 320 | MHz  |

# Rockchip RK3128 Technical Reference Manual Rev 1.0

|     | 1.21V , -40 ℃ |                   | N/A | N/A | 470 |     |
|-----|---------------|-------------------|-----|-----|-----|-----|
|     | 0.99V , 125 ℃ |                   | N/A | N/A | 180 |     |
|     | 1.1V , 25 ℃   |                   | N/A | N/A | 90  |     |
|     | 1.21V , -40 ℃ | CPU_PCLK          | N/A | N/A | 90  | MHz |
|     | 0.99V , 125 ℃ |                   | N/A | N/A | 80  |     |
|     | 1.1V , 25 ℃   |                   | N/A | N/A | 900 |     |
| DMC | 1.21V , -40 ℃ | DDR_PHY1X_CL<br>K | N/A | N/A | 760 | MHz |
|     | 0.99V , 125 ℃ |                   | N/A | N/A | 400 |     |

|                          |                | operating freque       |     |     |     |      |
|--------------------------|----------------|------------------------|-----|-----|-----|------|
| Parameter                | Condition      | Symbol                 | MIN | TYP | MAX | Unit |
|                          | 1.1V , 25 ℃    |                        | N/A | N/A | 470 |      |
|                          | 1.21V , -40 °C | PERI_ACLK              | N/A | N/A | 600 | MHz  |
|                          | 0.99V , 125 ℃  |                        | N/A | N/A | 300 |      |
|                          | 1.1V , 25 ℃    |                        | N/A | N/A | 180 |      |
| PERI AXI<br>interconnect | 1.21V , -40 ℃  | PERI_HCLK              | N/A | N/A | 200 | MHz  |
|                          | 0.99V , 125 ℃  |                        | N/A | N/A | 150 |      |
|                          | 1.1V , 25 ℃    |                        | N/A | N/A | 80  |      |
|                          | 1.21V , -40 °C | PERI_PCLK              | N/A | N/A | 88  | MHz  |
|                          | 0.99V , 125 ℃  |                        | N/A | N/A | 75  |      |
|                          | 1.1V , 25 ℃    |                        | N/A | N/A | 190 |      |
| NANDC                    | 1.21V , -40 ℃  | FLASH_HCLK             | N/A | N/A | 220 | MHz  |
|                          | 0.99V , 125 ℃  | 2                      | N/A | N/A | 150 |      |
|                          | 1.1V , 25 ℃    | 7                      | N/A | N/A | 140 |      |
| USB OTG                  | 1.21V , -40 °C | UTMI_CLK_0/ UTMI_CLK_1 | N/A | N/A | 200 | MHz  |
| A                        | 0.99V , 125 ℃  | OTMI_CER_1             | N/A | N/A | 76  |      |
|                          | 1.1V , 25 ℃    | UARTO_CLK/             | N/A | N/A | 100 |      |
| UART0/1/2                | 1.21V , -40 ℃  | UART1_CLK/             | N/A | N/A | 100 | MHz  |
|                          | 0.99V , 125 ℃  | UART2_CLK              | N/A | N/A | 100 |      |
|                          | 1.1V , 25 ℃    |                        | N/A | N/A | 100 |      |
| SDMMC/SDI<br>O           | 1.21V , -40 °C | MMC0_CLK/<br>SDIO_CLK  | N/A | N/A | 100 | MHz  |
| O                        | 0.99V , 125 ℃  | SDIO_CER               | N/A | N/A | 100 |      |
|                          | 1.1V , 25 ℃    |                        | N/A | N/A | 100 |      |
| EMMC                     | 1.21V , -40 ℃  | EMMC_CLK               | N/A | N/A | 100 | MHz  |
|                          | 0.99V , 125 ℃  |                        | N/A | N/A | 100 |      |
|                          | 1.1V , 25 ℃    |                        | N/A | N/A | 50  |      |
| GPS                      | 1.21V , -40 ℃  | GPS_RFCLK              | N/A | N/A | 50  | MHz  |
|                          | 0.99V , 125 ℃  |                        | N/A | N/A | 50  |      |

|          | 1.1V , 25 ℃    |                           | N/A | N/A | 300 |     |
|----------|----------------|---------------------------|-----|-----|-----|-----|
|          | 1.21V , -40 °C | GPS_HCLK                  | N/A | N/A | 650 | MHz |
|          | 0.99V , 125 ℃  |                           | N/A | N/A | 300 |     |
|          | 1.1V , 25 ℃    |                           | N/A | N/A | 50  |     |
| I2S      | 1.21V , -40 °C | I2S_CLK                   | N/A | N/A | 50  | MHz |
|          | 0.99V , 125 ℃  |                           | N/A | N/A | 50  |     |
|          | 1.1V , 25 ℃    |                           | N/A | N/A | 50  |     |
| SPI0     | 1.21V , -40 °C | SPI0_CLK                  | N/A | N/A | 50  | MHz |
|          | 0.99V , 125 ℃  |                           | N/A | N/A | 50  |     |
|          | 1.1V , 25 ℃    |                           | N/A | N/A | 12  |     |
| SAR-ADC  | 1.21V , -40 ℃  | SARADC_CLK                | N/A | N/A | 12  | MHz |
|          | 0.99V , 125 ℃  |                           | N/A | N/A | 12  |     |
|          | 1.1V , 25 ℃    |                           | N/A | N/A | 24  |     |
|          | 1.21V , -40 ℃  | TIMERO_CLK/<br>TIMER1_CLK | N/A | N/A | 24  | MHz |
| Timor0/1 | 0.99V , 125 ℃  | 11.12.02.0                | N/A | N/A | 24  |     |
| Timer0/1 | 1.1V , 25 ℃    | TIMERO PCLK               | N/A | N/A | 140 |     |
|          | 1.21V , -40 °C | /_                        | N/A | N/A | 190 | MHz |
|          | 0.99V , 125 ℃  | TIMER1_PCLK               | N/A | N/A | 75  |     |

Table 1-13 Recommended operating frequency for PD\_VIO domain

| Parameter       | Condition      | Symbol           | MIN | TYP | MA<br>X | Unit |
|-----------------|----------------|------------------|-----|-----|---------|------|
|                 | 1.1V , 25 ℃    |                  | N/A | N/A | 520     |      |
|                 | 1.21V , -40 °C | DISP_ACLK        | N/A | N/A | 700     | MHz  |
| Display AXI     | 0.99V,125℃     |                  | N/A | N/A | 300     |      |
| interconnection | 1.1V , 25 ℃    |                  | N/A | N/A | 360     |      |
|                 | 1.21V , -40 ℃  | DISP_HCLK        | N/A | N/A | 500     | MHz  |
|                 | 0.99V , 125 ℃  |                  | N/A | N/A | 200     | 1    |
|                 | 1.1V , 25 ℃    |                  | N/A | N/A | 200     |      |
|                 | 1.21V , -40 ℃  | LCDC_DCLK        | N/A | N/A | 230     | MHz  |
| LCDC            | 0.99V , 125 ℃  |                  | N/A | N/A | 150     |      |
| ĹCDC            | 1.1V , 25 ℃    |                  | N/A | N/A | 200     |      |
|                 | 1.21V , -40 ℃  | LCDC1_DCLK       | N/A | N/A | 240     | MHz  |
|                 | 0.99V , 125 ℃  |                  | N/A | N/A | 160     |      |
|                 | 1.1V , 25 ℃    | IO_CIF_CLKI<br>N | N/A | N/A | 100     | MHz  |
| CIF             | 1.21V , -40 ℃  |                  | N/A | N/A | 100     |      |
|                 | 0.99V , 125 ℃  | .•               | N/A | N/A | 100     |      |

Table 1-14 Recommended operating frequency PD\_GPU domain

| Parameter | Condition     | Symbol   | MIN | TYP | MAX | Unit |
|-----------|---------------|----------|-----|-----|-----|------|
|           | 1.1V , 25 ℃   |          | N/A | N/A | 550 |      |
| GPU       | 1.21V , -40 ℃ | GPU_ACLK | N/A | N/A | 720 | MHz  |
|           | 0.99V , 125 ℃ |          | N/A | N/A | 300 |      |

Table 1-15 Recommended operating frequency for PD\_VIDEO domain

| Parameter | Condition      | Symbol    | MIN   | TYP | MAX | Unit |
|-----------|----------------|-----------|-------|-----|-----|------|
|           | 1.1V , 25 ℃    |           | N/A   | N/A | 490 |      |
|           | 1.21V , -40 °C | VEPU_ACLK | N/A   | N/A | 650 | MHz  |
| VIDEO     | 0.99V , 125 ℃  |           | N/A   | N/A | 300 |      |
|           | 1.1V , 25 ℃    |           | N/A   | N/A | 200 |      |
|           | 1.21V , -40 ℃  | hclk_vepu | N/A   | N/A | 225 | MHz  |
|           | 0.99V , 125 ℃  |           | N/A   | N/A | 150 |      |
| VIDEO     | 1.1V , 25 ℃    |           | N/A   | N/A | 420 | MHz  |
|           | 1.21V , -40 ℃  | VDPU_ACLK | N/A A | N/A | 610 |      |
|           | 0.99V , 125 ℃  |           | N/A   | N/A | 280 |      |
|           | 1.1V , 25 ℃    |           | N/A   | N/A | 200 | MHz  |
|           | 1.21V , -40 ℃  | hclk_vdpu | N/A   | N/A | 220 |      |
|           | 0.99V , 125 ℃  |           | N/A   | N/A | 150 |      |

## 1.5.5 Electrical Characteristics for General IO

Table 1-16 RK3128 Electrical Characteristics for Digital General IO

| Pa                                                                   | rameters                         | Symbol                       | Test condition                | Min | Тур | Max | Units |
|----------------------------------------------------------------------|----------------------------------|------------------------------|-------------------------------|-----|-----|-----|-------|
|                                                                      | Input leakage current            | Il                           | Vin = 3.3V or 0V              | -1  | N/A | 1   | uA    |
|                                                                      | Tri-state output leakage current | Ioz                          | Vout = 3.3V or 0V             | -1  | N/A | 1   | uA    |
| Digital GPIO @3.3V High level input current  Low level input current | High level input                 | Iih                          | Vin = 3.3V, pulldown disabled | TBD | N/A | TBD | uA    |
|                                                                      | 1111                             | Vin = 3.3V, pulldown enabled | TBD                           | TBD | TBD | uA  |       |
|                                                                      | Low level input                  | Iil                          | Vin = 0V, pullup<br>disabled  | TBD | N/A | TBD | uA    |
|                                                                      | current                          | 111                          | Vin = 0V, pullup<br>enabled   | TBD | TBD | TBD | uA    |
|                                                                      | Input leakage<br>current         | Ii                           | Vin = 1.8V or 0V              | -1  | N/A | 1   | uA    |
| Digital                                                              | Tri-state output leakage current | Ioz                          | Vout = 1.8V or 0V             | -1  | N/A | 1   | uA    |
| GPIO                                                                 | High level input                 | Iih                          | Vin = 1.8V, pulldown disabled | TBD | N/A | TBD | uA    |
| @1.8V                                                                | current                          | 1111                         | Vin = 1.8V, pulldown enabled  | TBD | TBD | TBD | uA    |
|                                                                      | Low level input current          | Iil                          | Vin = 0V, pullup<br>disabled  | TBD | N/A | TBD | uA    |

|  | Vin = 0V, pullup<br>enabled | TBD | TBD | TBD | uA |  |
|--|-----------------------------|-----|-----|-----|----|--|
|--|-----------------------------|-----|-----|-----|----|--|

#### 1.5.6 Electrical Characteristics for PLL

Table 1-17 RK3128 Electrical Characteristics for PLL

|     | Parameters Parameters     | Symbol   | Test condition             | Min    |        | Max   | Units     |  |
|-----|---------------------------|----------|----------------------------|--------|--------|-------|-----------|--|
|     |                           | Syllibol |                            | 141111 | Тур    | Max   | Ullits    |  |
|     | Input clock               | Fin      | Fin = FREF                 | 1/10   | 24     | 800   | MHz       |  |
|     | frequency                 |          | @3.3V/1.1V1                |        |        |       |           |  |
|     | Comparison                | Fref     | FREF = Fin/REFDIV          | 1      | N/A    | 40    | MHz       |  |
|     | frequency                 |          | @3.3V/1.1V                 |        | ,      |       |           |  |
|     | VCO operating             | Fvco     | Fvco = Fref * FBDIV(1)     | 400    | N/A    | 1600  | MHz       |  |
|     | range                     |          | @3.3V/1.1V                 |        | ,      |       |           |  |
|     | Output clock              |          | Fout =                     | _      | N1 / A | 1.000 |           |  |
|     | frequency                 | Fout     | Fvco/POSTDIV(1)            | 1      | N/A    | 1600  | MHz       |  |
|     | , ,                       |          | @3.3V/1.1V                 |        |        |       |           |  |
|     | Lock time2                | Tlt      | @ 3.3V/1.1V,               | N/A    | 41.7   | 62.5  | us        |  |
|     | \/DDII\/ D                |          | FREF=24M,REFDIV=1          |        | _      |       |           |  |
|     | VDDHV Power               | N1 / A   | Fvco = 1000MHz,            | NI (A  |        | 1.0   |           |  |
| PLL | consumption ③             | N/A      | @3.3V, 25 °C               | N/A    | 1      | 1.2   | mA        |  |
|     | (normal mode)             |          | 9                          |        | ,      |       |           |  |
|     | VDD Power                 | NI/A     | @3.3V/1.1V, 25 ℃           | NI/A   | 3      | 4     | \^//\/Ll- |  |
|     | consumption               | N/A      | @3.3V/1.1V, 25 C           | N/A    | 3      | 4     | uW/MHz    |  |
|     | (normal mode)             |          | BADVEC-RICH DD-            | 1      |        |       |           |  |
|     | Power                     |          | BYPASS=HIGH , PD=<br>LOW , |        |        |       |           |  |
|     |                           | N/A      | Fin = 24MHz, Fout =        | N/A    | N/A    | N/A   | uW        |  |
|     | consumption (bypass mode) | IN/ A    | 24MHz, @3.3V/1.1V,         | IN/A   | IN/A   | IN/A  | uvv       |  |
|     | (bypass mode)             |          | 24 m 2, @3.5 v/1.1 v,      |        |        |       |           |  |
|     | Power                     |          | 25 0                       |        |        |       |           |  |
|     | consumption               |          |                            |        |        |       | _         |  |
|     | (power-down               | N/A      | PD=HIGH, @27 ℃             | N/A    | 10     | N/A   | uA        |  |
|     | mode)                     |          |                            |        |        |       |           |  |
|     |                           |          |                            |        | l      |       |           |  |

#### Notes:

FBDIV is the feedback divider value; POSTDIV is the output divider value

## 1.5.7 Electrical Characteristics for SAR-ADC

Table 1-18 RK3128 Electrical Characteristics for SAR-ADC

| Parameters                 | Symbol  | Test condition | Min   | Тур | Max   | Units |
|----------------------------|---------|----------------|-------|-----|-------|-------|
| ADC resolution             |         |                | N/A   | 10  | N/A   | bits  |
| Conversion speed           | Fs      |                | N/A   | N/A | N/A   | MSPS  |
| Differential Non Linearity | DNL     |                | N/A   | N/A | N/A   | LSB   |
| Integral Nn Linearity      | INL     |                | N/A   | N/A | N/A   | LSB   |
| Gain Error                 | Egain   |                | N/A   | N/A | N/A   | %FS   |
| Offset Error               | Eoffset |                | N/A   | N/A | N/A   | %FS   |
| Input Range                | CH[2:0] | 3-channel      | 0.01* | N/A | 0.99* | V     |

<sup>&</sup>lt;sup>①</sup>:REFDIV is the input divider value;

<sup>&</sup>lt;sup>©</sup>Lock Time is 1000cycles of input clocks in typ, and 1500cycles of input clocks in max.

<sup>&</sup>lt;sup>®</sup>Current scale as (Fvco/1GHz)<sup>1.5</sup>

# Rockchip RK3128 Technical Reference Manual Rev 1.0

|                                         |       | single-ended input | SAR_AVDD33            |                  | SAR_AVDD33            |                |
|-----------------------------------------|-------|--------------------|-----------------------|------------------|-----------------------|----------------|
| Input Resistance                        | RIN   |                    | N/A                   | N/A              | N/A                   | Kom            |
| Input Capacitance                       | CIN   |                    | N/A                   | 1                | N/A                   | pF             |
| Sampling Clock                          |       |                    | N/A                   | 200              | N/A                   | KHz            |
| Main Clock Frequency                    | CLK   |                    | N/A                   | 2.2              | N/A                   | MHz            |
| Data Latency                            |       |                    | N/A                   | 11               | N/A                   | Clock<br>Cycle |
| SNR plus Distortion(Up to 5th harmonic) | SINAD | Fin=10K<br>Fin=99K | N/A                   | 61.49<br>60.58   | N/A                   | dB             |
| Spurious-Free Dynamic<br>Range          | SFDR  | Fin=10K<br>Fin=99K | N/A                   | 66.29<br>67.14   | N/A                   | dB             |
| Second-Harmonic<br>Distortion           | 2HD   | Fin=10K<br>Fin=99K | N/A                   | -72.64<br>-69.94 | N/A                   | dB             |
| Third-Harmonic Distortion               | 3HD   | Fin=10K<br>Fin=99K | N/A                   | -74.79<br>-68.85 | N/A                   | dB             |
| Effective Number of Bits                | ENOB  | Fin=10K<br>Fin=99K | N/A                   | 9.92<br>9.77     | N/A                   | Bits           |
| Positive Reference                      | VREF  |                    | 0.2*<br>SARADC_AVDD33 |                  | 0.9*<br>SARADC_AVDD33 | V              |
| Analog Supply Current(SARADC_VDDA)      |       |                    | N/A                   | N/A              | 200                   | uA             |
| Digital Supply Current                  |       |                    | N/A                   | N/A              | 50                    | uA             |
| Reference Supply Current                |       |                    | N/A                   | N/A              | 50                    | uA             |
| Power Down Current                      |       |                    | N/A                   | N/A              | N/A                   | uA             |
| Power up time                           |       |                    | N/A                   | N/A              | N/A                   | 1/Fs           |

# 1.5.8 Electrical Characteristics for USB OTG/Host2.0 Interface

Table 1-19 RK3128 Electrical Characteristics for USB OTG/Host2.0 Interface

|                                | Table 1-19 RK3128 Electrical Characteristics for USB UTG/HOSt2.0 Interface |                                        |     |      |     |       |  |  |
|--------------------------------|----------------------------------------------------------------------------|----------------------------------------|-----|------|-----|-------|--|--|
| Paran                          | neters                                                                     | Test condition                         | Min | Тур  | Max | Units |  |  |
| HS<br>transmit,(quiescent      | Current From USB AVDD33                                                    |                                        | N/A | N/A  | 0.1 | mA    |  |  |
| supply current;<br>Vin=0 or 1) | Current From USB_DVDD11                                                    |                                        | N/A | N/A  | 20  | mA    |  |  |
| Classic mode active(quiescent  | Current From USB_AVDD33                                                    |                                        | N/A | N/A  | 0.5 | mA    |  |  |
| supply current;<br>Vin=0 or 1) | Current From USB_DVDD11                                                    |                                        | N/A | N/A  | 0.5 | mA    |  |  |
| HS mode(CL=10pF) Active supply | Current From USB_AVDD33                                                    |                                        | N/A | 0.1  | N/A | mA    |  |  |
| current                        | Current From USB_DVDD11                                                    | USB_AVDD33 = 3.3V<br>USB_DVDD12 = 1.1V | N/A | 2.22 | N/A | mA    |  |  |
| FS transmit,(CL=50pF)          | Current From USB_AVDD33                                                    |                                        | N/A | 10   | 30  | mA    |  |  |
| Active supply current          | Current From USB_DVDD11                                                    |                                        | N/A | 5    | 10  | mA    |  |  |
| LS transmit(CL=50 to 350pF)    | Current From USB_AVDD33                                                    |                                        | N/A | 2    | 25  | mA    |  |  |
| Active supply current          | Current From USB_DVDD11                                                    |                                        | N/A | 2    | 5   | mA    |  |  |
| Suspend mode                   | Current From                                                               |                                        | N/A | N/A  | 50  | uA    |  |  |

## 1.5.9 Electrical Characteristics for HDMI

Table 1-20 RK3128 Electrical Characteristics for HDMI

|                                                     |             | <b>T t</b>     |                                              |     |               |       |
|-----------------------------------------------------|-------------|----------------|----------------------------------------------|-----|---------------|-------|
| Parameters                                          | Symbol      | Test condition | Min                                          | Тур | Max           | Units |
| rise time/fall<br>time(20%-80%)                     | Tfall/Trise |                | 75                                           | N/A | 0.4Tbit       | ps    |
| overshoot, max                                      |             |                | 15% of amplit                                | ps  |               |       |
| undershoot, max                                     |             |                | 25% of full differential amplitude(Vswing*2) |     |               | ps    |
| Intra-pair skew at transmitter connector, max       |             |                | N/A                                          | N/A | 0.15<br>Tbit  | ps    |
| inter-pair skew<br>at transmitter<br>connector, max |             | ^              | N/A                                          | N/A | 0.2<br>Tpixel | ps    |
| TMDS Differential clock jitter, max                 |             |                | N/A                                          | N/A | 0.25<br>Tbit  | ps    |
| clock duty cycle                                    |             |                | 40%                                          | N/A | 60%           |       |

## 1.5.10 Electrical Characteristics for DDR IO

Table 1-21 RK3128 Electrical Characteristics for DDR IO

| Par                     | ameters                                        | Symbol | Test condition    | Min | Тур | Max | Units |
|-------------------------|------------------------------------------------|--------|-------------------|-----|-----|-----|-------|
| DDR IO<br>@DDR3<br>mode | DDR IO power standby current, ODT OFF          |        | @ 1.5V ,<br>125℃  | N/A | N/A | N/A | uA    |
|                         | Input leakage current, SSTL mode, unterminated |        | @ 1.5V ,<br>125℃  | N/A | N/A | N/A | uA    |
| DDR IO                  | Input leakage current                          |        | @ 1.35V ,<br>125℃ | N/A | N/A | N/A | uA    |
| @LVDDR3<br>mode         | DDR IO power quiescent current                 |        | @ 1.35V ,<br>125℃ | N/A | N/A | N/A | uA    |

## 1.5.11 Electrical Characteristics for eFuse

Table 1-22 RK3128 Electrical Characteristics for eFuse

|                    | Parameters            | Symbol   | Test condition | Min | Тур  | Max | Units |
|--------------------|-----------------------|----------|----------------|-----|------|-----|-------|
| Active mode        | read current          | Iactive  | STROBE high    | N/A | 2.53 | N/A | mA    |
| standby<br>mode    | standby<br>current    | Istandby |                | N/A | 0.4  | N/A | uA    |
| power-down<br>mode | power-down<br>current | Ipd_vdd  |                | N/A | N/A  | N/A | uA    |

# Rockchip RK3128 Technical Reference Manual Rev 1.0

| Peak<br>program<br>current | Peak program current | Iprog |  | N/A | 20.8 | N/A | mA |  |
|----------------------------|----------------------|-------|--|-----|------|-----|----|--|
|----------------------------|----------------------|-------|--|-----|------|-----|----|--|

#### 1.5.12 Electrical Characteristics for MIPI

Table 1-23 RK3128 Electrical Characteristics for MIPI HS transmitter

| Pa                | arameters                                     | Symbol     | Test condition | Min | Тур | Max | Units  |
|-------------------|-----------------------------------------------|------------|----------------|-----|-----|-----|--------|
| var               | mmon-mode<br>iations<br>ove 450 MHz           | ΔVCMTX(HF) |                | N/A | N/A | 15  | mVRMS  |
| var<br>bet<br>501 | mmon-mode<br>iations<br>ween<br>4Hz –<br>OMHz | ΔVCMTX(LF) |                | N/A | N/A | 25  | mVPEAK |
|                   | %-80% rise<br>e and fall                      | TR and TF  |                | N/A | N/A | 0.3 | UI     |
| tim               |                                               |            |                | 150 | N/A | N/A | ps     |

Note: 1.UI is equal to 1/(2\*fh). See section 7.3 for the definition of fh.

### 1.5.13 Electrical Characteristics for LVDS

Table 1-24 RK3128 Electrical Characteristics for LVDS HS transmitter

| Parameters                                                       | Symbol | Test condition                            | Min | Тур | Max | Units |
|------------------------------------------------------------------|--------|-------------------------------------------|-----|-----|-----|-------|
| Vod fall time,<br>20-80%                                         | Tfall  | Rload = 100 $\Omega \pm 1\%$              | 100 | N/A | 250 | ps    |
| Vod rise time,<br>20-80%                                         | Trise  | Rload = 100 $\Omega \pm 1\%$              | 100 | N/A | 250 | ps    |
| tpHLA - tpLHB <br>or  tpHLB -<br>tpLHA ,<br>Differential<br>skew | Tskew1 | Any<br>differential<br>pair on<br>package | N/A | N/A | 30  | ps    |
| tpdiff[m] -<br>tpdiff[n] <br>Channel-to-<br>channel skew         | Tskew2 | Any two<br>signals on<br>package          | N/A | N/A | 50  | ps    |

#### 1.5.14 Electrical Characteristics for VDAC

Table 1-25 RK3128 Electrical Characteristics for VDAC

| Parameters                | Symbol | Test condition                                                                           | Min | Тур  | Max | Units |
|---------------------------|--------|------------------------------------------------------------------------------------------|-----|------|-----|-------|
| Bandgap Voltage           | Vbg    | Containe                                                                                 | N/A | 1.21 | N/A | V     |
| Reference Resistor        |        | E96 series                                                                               | N/A | 1130 | N/A | ohm   |
| Reference Current         |        |                                                                                          | N/A | 1.07 | N/A | mA    |
| Output Full Scale Current |        | Programmable<br>through<br>dacXgc50<br>word (external<br>load of<br>37.50hm)<br>Refer to | N/A | N/A  | 34  | mA    |

|                                           |               |                                                        |       |        | <del></del> |               |
|-------------------------------------------|---------------|--------------------------------------------------------|-------|--------|-------------|---------------|
|                                           |               | Operating<br>Modes for                                 |       |        |             |               |
| Resistive Load                            |               | details                                                | N/A   | 37.5   | N/A         | Ohm           |
| Offset Error                              |               |                                                        | N/A   | +/-1   | N/A         | %FS           |
| Gain Error(DAC to DAC                     |               |                                                        | IN/ A | T/-T   | IN/ A       | 701 3         |
| matching)                                 |               |                                                        | N/A   | +/-2   | N/A         | %FS           |
| Absolute Gain Error                       |               |                                                        | N/A   | +/-4   | N/A         | %FS           |
| DNL                                       |               | Ifs=34mA                                               | N/A   | +/-0.5 | N/A         | LSB           |
| INL                                       |               | Ifs=34mA                                               | N/A   | +/-1.0 | N/A         | LSB           |
| Update Rate                               |               |                                                        | 1     | N/A    | 300         | MHz           |
| Startup Time                              |               | From Complete shut-down to normal operation            | N/A   | 3      | 4           | Us            |
| Cable sensing Cycle time                  |               | Details on<br>Cable Sensing<br>Cycle Timing<br>Diagram | N/A   | 4.5    | N/A         | Clk<br>cycles |
| SFDR                                      | SFDR          | Fout=5MHz,<br>Ifs=34mA,<br>RL=37.5ohm,<br>Fs=300MHz    | N/A   | 58     | N/A         | dBc           |
|                                           | 31 DIX        | Fout=1MHz,<br>Ifs=34mA,<br>RL=37.5ohm,<br>Fs=300MHz    | N/A   | 61     | N/A         | dBc           |
| SINAD                                     | SINAD         | Fout=5MHz,<br>Ifs=34mA,<br>RL=37.5ohm,<br>Fs=300MHz    | N/A   | 54     | N/A         | dBc           |
|                                           | SINAD         | Fout=1MHz,<br>Ifs=34mA,<br>RL=37.5ohm,<br>Fs=300MHz    | N/A   | 57     | N/A         | dBc           |
| High Voltage Analog<br>Current(avddhv6.0) | $C_{\lambda}$ | Ifs=34mA                                               | N/A   | 51     | N/A         | mA            |
| Digital Current(dvdd)                     |               | Fs=300MHz                                              | N/A   | 0.7    | N/A         | mA            |
| Power down current                        |               | High Voltage<br>Analog supply<br>and digital<br>supply | N/A   | 60     | N/A         | uA            |

## 1.6 Hardware Guideline

## 1.6.1 Reference design for RK3128 oscillator PCB connection

RK3128 only use one oscillator, and its typical clock frequency is 24MHz. The oscillator will provide input clock to four on-chip PLLs.

• External reference circuit for oscillators with 24MHz input

In the following diagram ,Rf is used to bias the inverter in the high gain region.

The recommend value is 1Mohm.

Rd is used to increase stability, low power consumption, suppress the gain in high frequency region and also reduce -Rd of the oscillator. Thus, proper Rd cannot be too large to cease the loop oscillating.

C1 and C2 are deciding regard to the crystal or resonator CL specification. the value for Rf,Rd,C1,C2 must be adjusted a little to improve performance of oscillator based on real crystal model .

In RK3128, the crystal oscillator I/O cells have embedded internal resistor, so we need not add feedback resistor (Rf) as above description.



Fig.1-11 External Reference Circuit for 24MHzOscillators

## 1.6.2 Reference design for PLL PCB connection

The following reference design is suitable for PLL in RK3128. For optimal jitter performance it is suggested to place external decoupling capacitorson the boardbetween VDDHV-VSS(PLL\_VSS1) and VDDPOST-VSS(PLL\_VSS2) . VDDREF is typically connected to the global chipsupply and does not require dedicated decoupling.

It is recommended to use at least one large capacitor (e.g. 4.7uF) capacitor for each separate supply. Additionally, a 100nF and 10nF capacitor may be placed in parallel since the lead inductance of the 4.7uF capacitor may be large. Capacitors with minimal lead inductance should be selected. Ceramic type capacitors work well. The capacitors should be placed as close to the package pins as possible. No series impedance should be added anywhere on the board, and impedance to the voltage source should be minimized.

#### 1.6.3 Reference design for USB OTG/Host2.0 connection

In RK3128 there are USB OTG and USB Host2.0 interface, and they share a common PHY.

#### Decouple Capacitance

We should include decoupling and bypass capacitors at each power pin in the layout. These are shown schematically in Figure 1-9. Place these components as closely as possible to the power pins.

#### Differential Lines

The differential lines should be routed together, minimizing the number of vias through which the signal lines are routed. Layout the differential pairs with

controlled impedance of 100 ohm differential.



Fig.1-12RK3128 USB OTG/Host2.0 differential lines requirement.

If high-speed signals are routed on the Top layer, best results will be obtained if the Layer 2 is a Ground plane. Furthermore, there must have only one ground plane under high-speed signals in order to avoid the high-speed signals to cross another ground plane.



Fig.1-13RK3128 USB OTG/Host2.0 ground plane guide.

#### Component Placement

It is very important to not create stubs on the high-speed lines, to avoid that, the placement of component should be the closed as possible from D+ and Dlines, like shown in the following figure.



Fig.1-14RK3128 USB OTG/Host2.0 component placement.

## 1.6.4 Reference design for HDMI Tx PHY connection

In RK3128, the following diagram shows external PCB reference design for HDMI Tx PHY.It mainly introduces how to connect the TMDS channel, DDC channel, CEC channel and HPD signal of RK3128 HDMI Transmitter to the HDMI port type A.

#### TMDS channel



Fig.1-15RK3128 HDMI interface reference connection

#### DDC channel

RK3128 can accept DDC\_sda/DDC\_scl 5V voltage input, it's no need to add additional Transmitter to transfer the DDC\_sda/DDC\_scl from 5V to 3.3V outside the chip.

#### CEC channel

RK3128 can accept CEC 5V voltage input, it's no need to add additional Transmitter to transfer the CEC from 5V to 3.3V outside the chip.

#### HPD



Fig.1-16RK3128 HDMI CEC interface reference connection

#### • ESD

If ESD suppression devices or common mode chokes are used, place them near the HDMI connector.



Fig.1-17RK3128 HDMI ESD interface reference connection

### 1.6.5 Reference design for Audio Codec connection

In RK3128, the following diagram shows external PCB reference design for Audio Codec.



Fig.1-18RK3128 Audio Codec interface reference connection

As above diagram shows, the MICL and MICR are each connected with a MIC through a 1uf CAP, the LINEL and LINER have the same function as the MICL and MICR. The R1 and C3 are formed a filter for the MIC, and the R2, C4 have same function. The VREF\_MIC is used for bias the MIC through a resistor. The resistor value should be changed according the MIC. The AVDD should be supplied by 3.3V. The CAP connected with AVDD should be placed as close as possible The VCM is connected with GND through a 4.7Uf CAP. The CAP should be placed as close as possible. The VOUTL and VOUTR could be connected with a speaker or an earphone. When connecting with a speaker, they could connect it directly. When connecting with an earphone, they should connect it through a 100uF CAP. The J19 and J20 are dip-switches, and you could select a speaker or an earphone as the output.

#### 1.6.6 Reference design for GPS connection

Please refer to the GPS\_HV5820\_设计指南\_V1.1.pdf for detail PCB layout guideline.

## 1.6.7 RK3128 Power on reset descriptions

NPOR is hardware reset signal from out-chip, which is filtered glitch to obtain signal sysrstn. To make PLLs work normally, the PLL reset signal (pllrstn) must maintain high for more than 1us, and PLLs start to lock when pllrstndeassert, andthe PLL max lock time is 1500 PLL REFCLK cycles. And then the system will wait about 138us, and then deactive reset signal chiprstn. The signal chiprstn is used to generate output clocks in CRU. After CRU start output clocks, the system waits again for 512cycles (21.3us) to deactive signal rstn\_pre, which is used to generate power on reset of all IP.



Fig.1-19 RK3128 reset signals sequence